AD9959BCPZ Analog Devices Inc, AD9959BCPZ Datasheet - Page 37

IC DDS QUAD 10BIT DAC 56LFCSP

AD9959BCPZ

Manufacturer Part Number
AD9959BCPZ
Description
IC DDS QUAD 10BIT DAC 56LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9959BCPZ

Resolution (bits)
10 b
Design Resources
Phase Coherent FSK Modulator (CN0186)
Master Fclk
500MHz
Tuning Word Width (bits)
32 b
Voltage - Supply
1.71 V ~ 1.96 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
56-LFCSP
Sampling Rate
500MSPS
Input Channel Type
Serial
Supply Voltage Range - Analog
1.71V To 1.89V
Supply Current
160mA
Digital Ic Case Style
CSP
Data Interface
Serial, SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9959BCPZ
Manufacturer:
ADI
Quantity:
1 648
Part Number:
AD9959BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Table 29. Channel Register Map
Register
Name
(Serial
Address)
Channel
Function
Register
(CFR)
(0x03)
Channel
Frequency
Tuning
Word 0
(CFTW0)
(0x04)
Channel
Phase
Offset
Word 0
(CPOW0)
(0x05)
Amplitude
Control
Register
(ACR)
(0x06)
Linear
Sweep
Ramp
Rate
(LSRR)
(0x07)
LSR Rising
Delta
Word
(RDW)
(0x08)
LSR Falling
Delta
Word
(FDW)
(0x09)
1
2
There are four sets of channel registers and profile registers, one per channel. This is not shown in the Table 29 or Table 30 because the addresses of all channel
registers and profile registers are the same for each channel. Therefore, the channel enable bits (CSR[7:4]) determine if the channel registers and/or profile registers of
each channel are written to or not.
The clear phase accumulator bit is set to Logic 1 after a master reset. It self-clears or is set to Logic 0 when an I/O update is asserted.
1
1
1
1
1
1
Bit
Range
[23:16]
[15:8]
[7:0]
[31:24]
[23:16]
[15:8]
[7:0]
[15:8]
[7:0]
[23:16]
[15:8]
[7:0]
[15:8]
[7:0]
[31:24]
[23:16]
[15:8]
[7:0]
[31:24]
[23:16]
[15:8]
[7:0]
Bit 7
(MSB)
Linear
sweep
no-dwell
Digital
power-
down
Amplitude freq. phase
Increment/decrement
(AFP) select[23:22]
step size[15:14]
Open[15:14]
Bit 6
Linear
sweep
enable
DAC
power-
down
Bit 5
Load SRR at
I/O_UPDATE
Matched
pipe delays
active
Open
Falling sweep ramp rate (FSRR)[15:8]
Bit 4
Autoclear
sweep
accumulator
Amplitude
multiplier
enable
Rising sweep ramp rate (RSRR)[7:0]
Rev. B | Page 37 of 44
Frequency Tuning Word 0[31:24]
Frequency Tuning Word 0[23:16]
Frequency Tuning Word 0[15:8]
Frequency Tuning Word 0[7:0]
Amplitude ramp rate[23:16]
Amplitude scale factor[7:0]
Phase Offset Word 0[7:0]
Falling delta word[31:24]
Falling delta word[23:16]
Rising delta word[31:24]
Rising delta word[23:16]
Falling delta word[15:8]
Rising delta word[15:8]
Falling delta word[7:0]
Rising delta word[7:0]
Open[12:11]
Bit 3
Clear sweep
accumulator
Ramp-up/
ramp-down
enable
Phase Offset Word 0[13:8]
Open[21:16]
Bit 2
Must be 0
Autoclear
phase
accumulator
Load ARR at
I/O_UPDATE
Bit 1
Clear phase
accumulator
DAC full-scale current
Amplitude scale
control[9:8]
factor[9:8]
2
Bit 0
(LSB)
Sine
wave
output
enable
AD9959
0x00
0x00
N/A
N/A
0x00
0x00
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
Default
Value
0x03
0x02
N/A
0x00
0x00
N/A

Related parts for AD9959BCPZ