adv7344 Analog Devices, Inc., adv7344 Datasheet - Page 32

no-image

adv7344

Manufacturer Part Number
adv7344
Description
Multiformat Video Encoder Six 14-bit Noise Shaped Video Dacs
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
adv7344KSTZ
Manufacturer:
ADI
Quantity:
302
ADV7344
Table 19. Register 0x31 to Register 0x33
SR7 to
SR0
0x31
0x32
0x33
Register
ED/HD Mode
Register 2
ED/HD Mode
Register 3
ED/HD Mode
Register 4
Bit Description
ED/HD Pixel Data Valid.
Reserved.
ED/HD Test Pattern Enable.
ED/HD Test Pattern Hatch/Field.
ED/HD VBI Open.
ED Only Undershoot Limiter.
ED/HD Sharpness Filter.
ED/HD Y Delay with Respect to Falling
Edge of HSYNC.
ED/HD Color Delay with Respect to
Falling Edge of HSYNC.
ED/HD CGMS.
ED/HD CGMS CRC.
ED/HD Cr/Cb Sequence.
Reserved.
ED/HD Input Format.
Sinc Compensation Filter on DAC 1, DAC 2,
DAC 3.
Reserved.
ED/HD Chroma SSAF.
ED/HD Chroma Input.
ED/HD Double Buffering.
Rev. 0 | Page 32 of 88
7
0
1
0
1
0
1
6
0
0
1
1
0
1
0
1
5
0
1
0
1
0
0
0
0
1
0
1
Bit Number
4
0
1
0
0
1
1
0
0
3
0
1
0
1
0
1
0
0
1
2
0
1
0
0
0
0
1
0
1
1
0
0
0
1
1
0
0
0
1
0
1
0
0
0
1
0
1
Register Setting
Pixel data valid off.
Pixel data valid on.
HD test pattern off.
HD test pattern on.
Hatch.
Field/frame.
Disabled.
Enabled.
Disabled.
−11 IRE.
−6 IRE.
−1.5 IRE.
Disabled.
Enabled.
0 clock cycles.
1 clock cycle.
2 clock cycles.
3 clock cycles.
4 clock cycles.
0 clock cycles.
1 clock cycle.
2 clock cycles.
3 clock cycles.
4 clock cycles.
Disabled.
Enabled.
Disabled.
Enabled.
Cb after falling edge of HSYNC.
Cr after falling edge of HSYNC.
0 must be written to this bit.
8-bit input.
10-bit input.
Disabled.
Enabled.
0 must be written to this bit.
Disabled.
Enabled.
4:4:4.
4:2:2.
Disabled.
Enabled.
Reset
Value
0x00
0x00
0x68

Related parts for adv7344