tmp86fh09amg TOSHIBA Semiconductor CORPORATION, tmp86fh09amg Datasheet - Page 122

no-image

tmp86fh09amg

Manufacturer Part Number
tmp86fh09amg
Description
8 Bit Microcontroller Tlcs-870/c Series
Manufacturer
TOSHIBA Semiconductor CORPORATION
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
tmp86fh09amg(C
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Part Number:
tmp86fh09amg(C,ZHZ
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
11.3
SEI Operation
11.3
11.3.1
11.3.2
ously. The serial clock synchronizes the timing at which information on the two serial data lines are shifted or sam-
pled. Slave device can be selected individually using the slave select pin (SS pin). For unselected slave devices, da-
ta on the SEI bus cannot be taken in.
During a SEI transfer, data transmission (serial shift-out) and reception (serial shift-in) are performed simultane-
When operating as the master devices, the SS pin can be used to indicate multiple-master bus connection.
SEI Operation
using two bits, CPHA and CPOL (SECR<CPHL,CPOL>).
fected).
the same clock phase and polarity.
to that of the slave device to which to transfer.
eral devices. Refer to Section “"11.5 SEI Transfer Formats "”.
The SEI clock allows its phase and polarity to be selected in software from four combinations available by
The clock polarity is set by CPOL to select between active-high or active-low (The transfer format is unaf-
The clock phase is set by CPHA. The master device and the slave devices to communicate with must have
If multiple slave devices with different transfer formats exist on the same bus, the format can be changed
The programmable data and clock timing of SEI allows connection to almost all synchronous serial periph-
Controlling SEI clock polarity and phase
SEI data and clock timing
Table 11-2 Clock Phase and Polarity
CPHA
CPOL
SEI control register (SECR 002AH) bit 2
SEI control register (SECR 002AH) bit 3
Page 112
TMP86FH09AMG

Related parts for tmp86fh09amg