w6692 Winbond Electronics Corp America, w6692 Datasheet - Page 4

no-image

w6692

Manufacturer Part Number
w6692
Description
Pci Bus Isdn S/t-controller
Manufacturer
Winbond Electronics Corp America
Datasheet
8. REGISTER DESCRIPTIONS ......................................................................................................51
7.7 B Channel HDLC Controller ..........................................................................................................................................43
7.8 GCI Mode Serial Interface Bus.......................................................................................................................................45
7.9 PCI/MP Interface Circuit................................................................................................................................................48
7.10 Peripheral Control.........................................................................................................................................................49
8.1 Chip Control and D_ch HDLC controller ......................................................................................................................51
7.6.2 Reception of Frames in D Channel..............................................................................................................................41
7.6.3 Transmission of Frames in D Channel ........................................................................................................................42
7.7.1 Reception of Frames in B Channel
7.7.2 Transmission of Frames in B Channel ........................................................................................................................44
7.8.1 GCI Mode C/I0 Channel Handling..............................................................................................................................46
7.8.2 GCI Mode Monitor Channel Handling........................................................................................................................46
7.9.1 PCI Slave Mode And Configuration Serial EEPROM .................................................................................................48
7.9.2 8-bit Microprocessor Interface.....................................................................................................................................49
8.1.1 D_ch receive FIFO
8.1.2 D_ch transmit FIFO
8.1.3 D_ch command register
8.1.4 D_ch Mode Register
8.1.5 Timer 1 Register
8.1.6 Interrupt Status Register ISTA
8.1.7 Interrupt Mask Register IMASK R/W Address 18H/06H..........................................................................................57
8.1.8 D_ch Extended Interrupt Register D_EXIR Read_clear Address 1CH ......................................................................57
8.1.9 D_ch Extended Interrupt Mask Register D_EXIM Read/Write Address 20H/08H ....................................................58
8.1.10 D_ch Status Register
8.1.11 D_ch Receive Status Register
8.1.12 D_ch SAPI Address Mask D_SAM Read/Write Address 2CH/0BH......................................................................59
8.1.13 D_ch SAPI1 Register
8.1.14 D_ch SAPI2 Register
8.1.15 D_ch TEI Address Mask
8.1.16 D_ch TEI1 Register
8.1.17 D_ch TEI2 Register
8.1.18 D_ch Receive Frame Byte Count High
8.1.19 D_ch Receive Frame Byte Count Low
8.1.20 Timer 2
8.1.21 Layer 1_Ready Code
8.1.22 Control Register
8.1.23 Command/Indication Receive Register
8.1.24 Command/Indication Transmit Register CIX Read/Write Address 5CH/17H........................................................64
8.1.25 S/Q Channel Receive Register
8.1.26 S/Q Channel Transmit Register SQX Read/Write Address 64H/19H ..................................................................65
8.1.27 Peripheral Control Register
8.1.28 Monitor Receive Channel 0
8.1.29 Monitor Transmit Channel 0
8.1.30 Monitor Channel 0 Interrupt Register MO0I
8.1.31 Monitor Channel 0 Control Register MO0C Read/Write Address 78H/1EH..........................................................67
TIMR2
TIMR1 Read/Write Address 10H/04H ........................................................................................55
CTL Read/Write Address 54H/15H .............................................................................................63
D_RFIFO Read Address 00H/00H ...........................................................................................53
D_MODE Read/Write Address 0CH/03H................................................................................54
D_XFIFO Write Address 04H/01H.........................................................................................53
D_TEI1 Read/Write Address 3CH/0FH................................................................................61
D_TEI2 Read/Write Address 40H/10H ................................................................................61
D_SAP2 Read/Write Address 34H/0DH...............................................................................60
L1_RC
D_XSTA Read Address 24H/09H .....................................................................................58
D_SAP1 Read/Write Address 30H/0CH .............................................................................60
D_CMDR Read/Write Address 08H/02H ...........................................................................54
D_TAM Read/Write Address 38H/0EH .........................................................................60
Write Address 4CH/13H..........................................................................................62
PCTL Read/Write Address 68H/1AH ....................................................................65
MO0R Read Address 6CH/1BH ............................................................................66
D_RSTA Read Address 28H/0AH .........................................................................59
MO0X Read/Write Address 70H/1CH .................................................................67
SQR Read Address 60H/18H..............................................................................64
Read_clear Address 14H/05H.............................................................................56
.........................................................................................................................43
D_RBCL Read Address 48H/12H.............................................................62
D_RBCH Read Address 44H/11H............................................................61
CIR Read Address 58H/16H ....................................................................63
Read/Write Address 50H/14H ...............................................................62
Read_clear Address 74H/1DH......................................................67
-4 -
W6692 PCI ISDN S/T-Controller
Publication Release Date:
Preliminary Data Sheet
Sep 30, 1999
Revision 0.9

Related parts for w6692