MM908E622ACDWBR2 FREESCALE [Freescale Semiconductor, Inc], MM908E622ACDWBR2 Datasheet - Page 46

no-image

MM908E622ACDWBR2

Manufacturer Part Number
MM908E622ACDWBR2
Description
Integrated Quad Half-bridge, Triple High Side and EC Glass Driver with Embedded MCU and LIN for High End Mirror
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
ECF— EC pin Failure Bit
electrochrome output is present
WINDOW WATCHDOG
recover from (e.g. code runaways) or similar conditions.
the watchdog clear has not only to occur, but to be done at a
certain time frame / window.
Normal Mode
mode, and is halted in Stop and Sleep mode. Upon setting
the WDRE bit, the watchdog functionality is activated. Once
this function is enabled, it is not possible to disable it via
software. Reset clears the WDRE bit.
be cleared in the Window Open frame. This is done by writing
a logic “1” to the WDRST bit in the Watchdog Control register
(WDCTL). The actual reset of the watchdog counter occurs at
the end of the corresponding SPI transmission, with the rising
edge of the SS signal.
when the timer has reached its end value, or if a watchdog
reset (WDRST) has occurred in the closed window.
WDCTL, in order to get 10ms, 20ms, 40ms, and 80ms
periods.
Stop Mode
mode (counter/oscillator stopped). After a wake-up, the
46
908E622
FUNCTIONAL DEVICE OPERATION
OPERATIONAL MODES
This read only bit is set if a fail condition on the
The window watchdog is to supervise the device and to
The use of a window watchdog adds additional safety as
The window watchdog function is only available in Normal
To prevent a Watchdog reset, the Watchdog timer has to
If the watchdog is enabled, it will generate a system reset
The watchdog period can be selected with 2 bits in the
Operations of the watchdog function is ceased in stop
1 = EC pin fail
0 = EC normal operating
no watch dog clear allowed
WD timing x 50%
Figure 30. Window Watchdog Period
Window closed
Figure 29. ECF flag generation
ECOCF
ECOLF
WD period ( timing selected by Bits WDP1:0)
for watch dog clear
WD timing x 50%
ECF
Window open
watchdog timer is automatically cleared, in order to give the
MCU the full time to reset the watchdog.
Sleep Mode
mode. Due to the main voltage regulator asserting an LVR
reset, the Watchdog functionality is disabled, and the WDRE
bit is cleared as soon as sleep mode is entered. To reenable
this function bit WDRE has to be set after wake-up.
Watchdog Control Register (WDCTL)
WDRE - Watchdog Reset Enable Bit
WDRE can only be set and can’t be cleared by software.
Reset clears the WDRE bit.
WDP1:0 - Watchdog Period Select Bits
Reset clears the WDP1:0 bits.
Table 12. Watchdog Period Selection Bits
WDRST - Watchdog Reset Bit
reset the watchdog timer.
Voltage Regulator
regulator to provide internal power and external power for the
Reset
Read
Write
WDP1
Operations of the watchdog function are halted in sleep
This read/write (write once) bit activates the watchdog The
This read/write bit select the clock rate of the Watchdog.
This write only bit resets the Watchdog. Write a logic [1] to
The 908E622 contains a low power, low drop voltage
0
0
1
1
1 = Watchdog enabled
0 = Watchdog disabled
1 = Reset WD and restart timer
0 = no effect
WDR
Bit7
Register Name and Address: WDCTL - $0B
E
0
WDP0
WDP
0
1
0
1
6
1
0
WDP
Analog Integrated Circuit Device Data
5
0
0
80ms window watchdog period
40ms window watchdog period
20ms window watchdog period
10ms window watchdog period
4
0
0
Freescale Semiconductor
3
0
0
Mode
2
0
0
1
0
0
WDR
Bit0
ST
0
0

Related parts for MM908E622ACDWBR2