RG82845M Intel, RG82845M Datasheet - Page 117

no-image

RG82845M

Manufacturer Part Number
RG82845M
Description
Chipset Memory Controller Hub Mobile
Manufacturer
Intel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RG82845MP
Manufacturer:
INTEL
Quantity:
3
Part Number:
RG82845MP SL66J
Manufacturer:
INTEL
Quantity:
1 440
Part Number:
RG82845MP/SL66J
Manufacturer:
inte
Quantity:
1
Part Number:
RG82845MPES
Manufacturer:
INTEL
Quantity:
8
Part Number:
RG82845MPSL66J
Manufacturer:
RFMD
Quantity:
1 831
Part Number:
RG82845MZ SL64T
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
RG82845MZ
Manufacturer:
INTEL
Quantity:
3 600
5.2.3.
5.2.3.1.
5.3.
250687-002
Table 28. Data Bytes on SO-DIMM Used for Programming DRAM Registers
R
The above table is only a subset of the defined SPD bytes on the SO-DIMMs. These bytes collectively
provide enough data for programming the Intel 845MP/845MZ MCH-M SDRAM registers.
DRAM Performance Description
The overall memory performance is controlled by the DRAM timing register, which pipelines depth used
in Intel 845MP/845MZ MCH-M, memory speed grade and the type of SDRAM used in the system.
Besides this, the exact performance in a system is also dependent on the total memory supported,
external buffering and memory array layout. The most important contribution to overall performance by
the System Memory controller is to minimize the latency required to initiate and complete requests to
memory, and to support the highest possible bandwidth (full streaming, quick turn-arounds). One
measure of performance is the total flight time to complete a cache line request. A true discussion of
performance really involves the entire chipset, not just the System Memory controller.
Data Integrity (ECC)
The Intel 845MP/845MZ MCH-M supports single-bit Error Correcting Code (or Error Checking and
Correcting) and multiple-bit EC (Error Checking) on the main memory interface. The Intel
845MP/845MZ MCH-M generates an 8-bit code word for each 64-bit Qword of memory. Intel
845MP/845MZ MCH-M performs two Qword writes at a time so two 8-bit codes are sent with each
write. Since the code word covers a full Qword, writes of less than a Qword require a read-merge-write
operation. Consider a Dword write to memory. In this case, when in ECC mode, the Intel
845MP/845MZ MCH-M will read the Qword where the addressed Dword will be written, merge in the
new Dword, generate a code covering the new Qword and finally write the entire Qword and code back
to memory. Any correctable (single-bit) errors detected during the initial Qword read are corrected
before merging the new Dword. The Intel 845MP/845MZ MCH-M also supports another data integrity
mode, EC (Error Checking) mode. In this mode, the Intel 845MP/845MZ MCH-M generates and stores
a code for each Qword of memory. It then checks the code for reads from memory but does not correct
any errors that are found. Thus, the read performance hit associated with ECC is not incurred.
AGP Interface Overview
The Intel 845MP/845MZ Chipset MCH-M supports 1.5 V AGP 1x/2x/4x devices. The AGP signal
buffers are 1.5 V drive/receive (buffers are not 3.3-V tolerant). The MCH-M supports 2x/4x source
synchronous clocking transfers for read and write data, and sideband addressing. The MCH-M also
supports 1x, 2x and 4x clocking for Fast Writes initiated from the MCH-M (on behalf of the processor).
2
3
4
5
11
12
17
Byte
Memory Type (SDR SDRAM or DDR SDRAM)
# of Row Addresses, not counting Bank Addresses
# of Column Addresses
# of SO-DIMM banks
ECC, no ECC
Refresh Rate/Type
# Banks on each Device
Datasheet
Intel
®
Function
82845MP/82845MZ Chipset-Mobile (MCH-M)
117

Related parts for RG82845M