ADV212-ASD-P160-EB Analog Devices Inc, ADV212-ASD-P160-EB Datasheet - Page 29

no-image

ADV212-ASD-P160-EB

Manufacturer Part Number
ADV212-ASD-P160-EB
Description
BOARD EVAL FOR ADV212 CODEC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADV212-ASD-P160-EB

Module/board Type
Evaluation Board
For Use With/related Products
ADV212
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
INDIRECT REGISTERS
In certain modes, such as custom-specific input format or HIPI
mode, indirect registers must be accessed by the user through
the IADDR and IDATA registers. The indirect register address
space starts at Internal Address 0xFFFF0000.
Table 19. Indirect Registers
Address
0xFFFF0400
0xFFFF0404
0xFFFF0408
0xFFFF040C
0xFFFF0410
0xFFFF0414
0xFFFF0418
0xFFFF041C
0xFFFF0420
0xFFFF0424
0xFFFF0428
0xFFFF042C
0xFFFF0430
0xFFFF0440
0xFFFF0444
0xFFFF0448
0xFFFF044C
0xFFFF1408
0xFFFF140C
0xFFFF1410
0xFFFF1414
0xFFFF1418
0xFFFF141C
0xFFFF1420
0xFFFF1424 to 0xFFFF14FC
Name
PMODE1
COMP_CNT_STATUS
LINE_CNT_STATUS
XTOT
YTOT
F0_START
F1_START
V0_START
V1_START
V0_END
V1_END
PIXEL_START
PIXEL_END
MS_CNT_DEL
Reserved
PMODE2
VMODE
EDMOD0
EDMOD1
FFTHRP
Reserved
Reserved
FFTHRC
FFTHRA
Reserved
Rev. B | Page 29 of 44
Both 32-bit and 16-bit hosts can access the indirect registers:
32-bit hosts use the IADDR and IDATA registers, and 16-bit
hosts use the IADDR, IDATA, and stage registers.
Description
Pixel/video format
Horizontal count
Vertical count
Total samples per line
Total lines per frame
Start line of Field 0 [F0]
Start line of Field 1 [F1]
Start of active video Field 0 [F0]
Start of active video Field 1 [F1]
End of active video Field 0 [F0]
End of active video Field 1 [F1]
Horizontal start of active video
Horizontal end of active video
Master/slave delay
Reserved
Pixel Mode 2
Video mode
External DMA Mode Register 0
External DMA Mode Register 1
FIFO threshold for pixel FIFO
Reserved
Reserved
FIFO threshold for code FIFO
FIFO threshold for ATTR FIFO
Reserved
ADV212

Related parts for ADV212-ASD-P160-EB