AT89C5132-RORUL Atmel, AT89C5132-RORUL Datasheet - Page 91

MCU 8051 FLASH USB 80TQFP

AT89C5132-RORUL

Manufacturer Part Number
AT89C5132-RORUL
Description
MCU 8051 FLASH USB 80TQFP
Manufacturer
Atmel
Series
AT89C513xr
Datasheets

Specifications of AT89C5132-RORUL

Core Processor
C52X2
Core Size
8-Bit
Speed
20MHz
Connectivity
IDE/ATAPI, I²C, MMC, PCM, SPI, UART/USART, USB
Peripherals
I²S, POR, WDT
Number Of I /o
44
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
2.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.3 V
Data Converters
A/D 2x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-TQFP, 80-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C5132-RORUL
Manufacturer:
Atmel
Quantity:
10 000
Figure 16-14. Data Line Controller Block Diagram
16.6.1
16.6.2
4173E–USB–09/07
RX Pointer
TX Pointer
MMCON0.6
MMCON0.7
FIFO Implementation
Data Configuration
DTPTR
DRPTR
MMINT.0
MMINT.1
F1EI
F2EI
16-byte FIFO
The 16-byte FIFO is based on a dual 8-byte FIFO managed using two pointers and four flags
indicating the status full and empty of each FIFO.
Pointers are not accessible to user but can be reset at any time by setting and clearing DRPTR
and DTPTR Bits in MMCON0 register. Resetting the pointers is equivalent to abort the writing or
reading of data.
F1EI and F2EI flags in MMINT register signal when set that respectively FIFO1 and FIFO2 are
empty. F1FI and F2FI flags in MMINT register signal when set that respectively FIFO1 and
FIFO2 are full. These flags may generate an MMC interrupt request as detailed in
Section “Interrupt”.
Before sending or receiving any data, the data line controller must be configured according to
the type of the data transfer considered. This is achieved using the Data Format bit: DFMT in
MMCON0 register. Clearing DFMT bit enables the data stream format while setting DFMT bit
enables the data block format. In data block format, user must also configure the single or multi-
block mode by clearing or setting the MBLOCK bit in MMCON0 register and the block length
using BLEN3:0 Bits in MMCON1 according to Table 77. Figure 16-15 summarizes the data
modes configuration flows.
Table 77. Block Length Programming
MMDAT
FIFO 1
FIFO 2
8-byte
8-byte
MMINT.2
MMINT.3
F1FI
F2FI
BLEN = 0000 to 1011
MMCON0.2
CRC16 and Format
DFMT
BLEN3:0
MMSTA.3
DATFS
MMINT.1
> 1011
MCBI
Data Converter
Checker
// -> Serial
MBLOCK
MMCON0.3
CRC16S
MMSTA.4
CBUSY
MMSTA.5
Finished State Machine
DATA Line
MMCON1.2
DATEN
Block Length (Byte)
Length = 2
Reserved: do not program BLEN3:0 > 1011
Data Converter
Serial -> //
Generator
MMCON1.3
DATDIR
CRC16
BLEN
: 1 to 2048
MMCON1.7:4
BLEN3:0
AT89C5132
MMINT.4
EOFI
MDAT
91

Related parts for AT89C5132-RORUL