MC68HC908AP64CB Freescale Semiconductor, MC68HC908AP64CB Datasheet - Page 257

no-image

MC68HC908AP64CB

Manufacturer Part Number
MC68HC908AP64CB
Description
IC MCU 64K FLASH 8MHZ 42SDIP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908AP64CB

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, IRSCI, SCI, SPI
Peripherals
LED, LVD, POR, PWM
Number Of I /o
30
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
42-DIP (0.600", 15.24mm)
For Use With
DEMO908AP64E - BOARD DEMO FOR 908AP64DEMO908AP64 - BOARD DEMO FOR 908AP64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
ADICLK — ADC Input Clock Select Bit
MODE1 and MODE0 — Modes of Result Justification
15.7.3 ADC Data Register 0 (ADRH0 and ADRL0)
The ADC data register 0 consist of a pair of 8-bit registers: high byte (ADRH0), and low byte (ADRL0).
This pair form a 16-bit register to store the 10-bit ADC result for the selected ADC result justification mode.
In 8-bit truncated mode, the ADRL0 holds the eight most significant bits (MSBs) of the 10-bit result. The
ADRL0 is updated each time an ADC conversion completes. In 8-bit truncated mode, ADRL0 contains no
interlocking with ADRH0. (See
Freescale Semiconductor
ADICLK selects either bus clock or CGMXCLK as the input clock source to generate the internal ADC
clock. Reset selects CGMXCLK as the ADC clock source.
If the external clock (CGMXCLK) is equal to or greater than 1MHz, CGMXCLK can be used as the
clock source for the ADC. If CGMXCLK is less than 1MHz, use the PLL-generated bus clock as the
clock source. As long as the internal ADC clock is at f
MODE1 and MODE0 selects between four modes of operation. The manner in which the ADC
conversion results will be placed in the ADC data registers is controlled by these modes of operation.
Reset returns right-justified mode.
1 = Internal bus clock
0 = External clock, CGMXCLK
f
ADIC
X = don’t care
ADIV2
=
0
0
0
0
1
MODE1
0
0
1
1
Figure 15-5 . ADRH0 and ADRL0 in 8-Bit Truncated
CGMXCLK or bus frequency
Table 15-2. ADC Clock Divide Ratio
MC68HC908AP Family Data Sheet, Rev. 4
ADIV1
X
Table 15-3. ADC Mode Select
0
0
1
1
MODE0
ADIV[2:0]
0
1
0
1
ADIV0
X
0
1
0
1
8-bit truncated mode
Right justified mode
Left justified mode
Left justified sign data mode
Justification Mode
ADIC
ADC input clock ÷ 1
ADC input clock ÷ 2
ADC input clock ÷ 4
ADC input clock ÷ 8
ADC input clock ÷ 16
, correct operation can be guaranteed.
ADC Clock Rate
Mode.)
I/O Registers
255

Related parts for MC68HC908AP64CB