DSP56311VF150R2 Freescale Semiconductor, DSP56311VF150R2 Datasheet - Page 26

IC DSP 24BIT 150MHZ 196-BGA

DSP56311VF150R2

Manufacturer Part Number
DSP56311VF150R2
Description
IC DSP 24BIT 150MHZ 196-BGA
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheet

Specifications of DSP56311VF150R2

Interface
Host Interface, SSI, SCI
Clock Rate
150MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
384kB
Voltage - I/o
3.30V
Voltage - Core
1.80V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
196-MAPBGA
Device Core Size
24b
Format
Fixed Point
Clock Freq (max)
150MHz
Mips
150
Device Input Clock Speed
150MHz
Ram Size
384KB
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (min)
1.7/1.7/3/3/3/3/3/3V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSP56311VF150R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Specifications
2.4.3
2-6
Notes:
Voltage Controlled Oscillator (VCO) frequency when PLL enabled
(MF × E
PLL external capacitor (PCAP pin to V
Note:
No.
@ MF ≤ 4
@ MF > 4
1
2
3
4
5
6
7
f
× 2/PDF)
Frequency of EXTAL (EXTAL Pin Frequency)
The rise and fall time of this external clock should be 3 ns maximum.
EXTAL input high
EXTAL input low
EXTAL cycle time
Internal clock change from EXTAL fall with PLL disabled
a.Internal clock rising edge from EXTAL rising edge with PLL enabled (MF = 1 or 2 or
4, PDF = 1, Ef > 15 MHz)
b. Internal clock falling edge from EXTAL falling edge with PLL enabled (MF ≤ 4, PDF
≠ 1, Ef / PDF > 15 MHz)
Instruction cycle time = I
(see Figure 2-4) (46.7%–53.3% duty cycle)
1.
2.
3.
4.
5.
6.
C
listed above.
PCAP
With PLL disabled (46.7%–53.3% duty cycle
With PLL enabled (42.5%–57.5% duty cycle
With PLL disabled (46.7%–53.3% duty cycle
With PLL enabled (42.5%–57.5% duty cycle
With PLL disabled
With PLL enabled
With PLL disabled
With PLL enabled
Phase Lock Loop (PLL) Characteristics
Measured at 50 percent of the input transition.
The maximum value for PLL enabled is given for minimum VCO frequency (see Table 2-4) and maximum MF.
Periodically sampled and not 100 percent tested.
The maximum value for PLL enabled is given for minimum VCO frequency and maximum DF.
The skew is not guaranteed for any other MF value.
The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time
required for correction operation, however, remains the same at lower operating frequencies; therefore, when a lower clock
frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time
requirements are met.
is the value of the PLL capacitor (connected between the PCAP pin and V
1, 2
1, 2
2
Characteristics
CYC
3,5
3,5
CCP
= T
) (C
C
Characteristics
4
PCAP
Table 2-6.
DSP56311 Technical Data, Rev. 8
1
Table 2-5.
)
6
6
6
6
)
)
)
)
PLL Characteristics
Clock Operation
(580 × MF) − 100
CCP
830 × MF
Min
) computed using the appropriate expression
30
Symbol
ET
ET
I
ET
CYC
Ef
150 MHz
H
C
L
(780 × MF) − 140
Freescale Semiconductor
13.33 ns
3.11 ns
2.83 ns
3.11 ns
2.83 ns
6.67 ns
6.67 ns
4.3 ns
0.0 ns
0.0 ns
6.7 ns
1470 × MF
Min
0
Max
300
150 MHz
157.0 µs
157.0 µs
273.1 µs
11.0 ns
8.53 µs
1.8 ns
1.8 ns
150.0
Max
Unit
MHz
pF
pF

Related parts for DSP56311VF150R2