ST16C550IJ44-F Exar Corporation, ST16C550IJ44-F Datasheet - Page 13

IC UART FIFO 16B SGL 44PLCC

ST16C550IJ44-F

Manufacturer Part Number
ST16C550IJ44-F
Description
IC UART FIFO 16B SGL 44PLCC
Manufacturer
Exar Corporation
Type
UART with 16-byte FIFOsr
Datasheet

Specifications of ST16C550IJ44-F

Number Of Channels
1, UART
Package / Case
44-LCC (J-Lead)
Features
*
Fifo's
16 Byte
Voltage - Supply
2.97 V ~ 5.5 V
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
1.5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V, 5 V
No. Of Channels
1
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
No. Of Pins
44
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1261

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C550IJ44-F
Manufacturer:
Exar Corporation
Quantity:
135
Part Number:
ST16C550IJ44-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
ST16C550IJ44-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
REGISTER FUNCTIONAL DESCRIPTIONS
The following table delineates the assigned bit functions for the twelve ST16C550 internal registers. The assigned
bit functions are more fully defined in the following paragraphs.
Note *1: The BRG registers are accessible only when LCR bit-7 is set to a logic 1.
Note *2: The value represents the register’s initialized HEX value. An “X” signifies a 4-bit un-initialized nibble.
Rev. 5.01
Baud Rate Generator Divisor Registers. Accessible when LCR bit-7 is set to logic 1. Note 1*
A2 A1 A0
0
0
0
0
0
0
1
1
1
1
0
0
Table 4, ST16C550 INTERNAL REGISTERS
General Register Set
0
0
0
1
1
1
0
0
1
1
0
0
0
0
1
0
0
1
0
1
0
1
0
1
RHR [XX]
MSR [X0]
THR [XX]
MCR [00]
SPR [FF]
DLM [XX]
Register
[Default]
FCR [00]
LCR [00]
DLL [XX]
LSR [60]
Note *2
IER [00]
ISR [01]
enabled
FIFO’s
RCVR
trigger
(MSB)
divisor
enable
BIT-7
bit-15
FIFO
latch
error
bit-7
bit-7
bit-7
data
bit-7
CD
0
0
enabled
FIFO’s
RCVR
trigger
empty
BIT-6
(LSB)
trans.
bit-14
break
bit-6
bit-6
bit-6
bit-6
set
RI
0
0
holding
empty
BIT-5
trans.
bit-13
parity
DSR
bit-5
bit-5
bit-5
bit-5
set
0
0
0
0
13
loopback
interrupt
enable
BIT-4
break
bit-12
parity
even
CTS
bit-4
bit-4
bit-4
bit-4
0
0
0
interrupt
modem
framing
priority
enable
status
BIT-3
select
bit-11
mode
parity
DMA
-OP2
error
delta
bit-3
bit-3
bit-3
bit-2
bit-3
-CD
INT
interrupt
receive
priority
status
BIT-2
XMIT
bit-10
FIFO
-OP1
parity
reset
error
delta
bit-2
bit-2
bit-1
bit-2
bit-2
stop
INT
line
bits
-RI
ST16C550
transmit
register
overrun
holding
priority
RCVR
length
BIT-1
-DSR
FIFO
-RTS
reset
word
error
delta
bit-1
bit-1
bit-1
bit-0
bit-1
bit-1
bit-9
INT
register
receive
holding
receive
enable
status
length
BIT-0
ready
-CTS
FIFO
-DTR
word
delta
bit-0
bit-0
bit-0
bit-0
data
bit-0
bit-8
INT

Related parts for ST16C550IJ44-F