ST16C2552IJ44-F Exar Corporation, ST16C2552IJ44-F Datasheet - Page 14

IC UART FIFO 16B DUAL 44PLCC

ST16C2552IJ44-F

Manufacturer Part Number
ST16C2552IJ44-F
Description
IC UART FIFO 16B DUAL 44PLCC
Manufacturer
Exar Corporation
Type
RS- 232 or RS- 485r
Datasheets

Specifications of ST16C2552IJ44-F

Number Of Channels
2, DUART
Package / Case
44-LCC (J-Lead)
Features
*
Fifo's
16 Byte
Protocol
RS232, RS485
Voltage - Supply
3.3 V ~ 5 V
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
4 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
No. Of Channels
2
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
No. Of Pins
44
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1258-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C2552IJ44-F
Manufacturer:
Exar Corporation
Quantity:
135
Part Number:
ST16C2552IJ44-F
Manufacturer:
IDT
Quantity:
4 795
Part Number:
ST16C2552IJ44-F
Manufacturer:
Exar Corporation
Quantity:
10 000
ST16C2552
2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
The 2552 UART provides an internal loopback capability for system diagnostic purposes. The internal
loopback mode is enabled by setting MCR register bit-4 to logic 1. All regular UART functions operate normally.
Figure 11
output is internally routed to the receive shift register input allowing the system to receive the same data that it
was sending. The TX pin is held at logic 1 or mark condition while RTS# and DTR# are de-asserted, and
CTS#, DSR# CD# and RI# inputs are ignored. Caution: the RX input must be held to a logic 1 during loopback
test else upon exiting the loopback test the UART may detect and report a false “break” signal.
2.12
Internal Loopback
shows how the modem port signals are re-configured. Transmit data from the transmit shift register
F
IGURE
11. I
NTERNAL
Transmit Shift Register
Receive Shift Register
L
OOP
(RHR/FIFO)
(THR/FIFO)
B
ACK IN
C
DTR#
DSR#
RTS#
CTS#
OP2#
RI#
CD#
HANNEL
MCR bit-4=1
14
VCC
VCC
A
OP1#
VCC
VCC
AND
B
TXA/TXB
RXA/RXB
RTSA#/RTSB#
CTSA#/CTSB
DTRA#/DTRB#
DSRA#/DSRB#
RIA#/RIB#
CDA#/CDB#
(OP2A#/OP2B#)
REV. 4.2.2

Related parts for ST16C2552IJ44-F