ST16C2552IJ44-F Exar Corporation, ST16C2552IJ44-F Datasheet - Page 22

IC UART FIFO 16B DUAL 44PLCC

ST16C2552IJ44-F

Manufacturer Part Number
ST16C2552IJ44-F
Description
IC UART FIFO 16B DUAL 44PLCC
Manufacturer
Exar Corporation
Type
RS- 232 or RS- 485r
Datasheets

Specifications of ST16C2552IJ44-F

Number Of Channels
2, DUART
Package / Case
44-LCC (J-Lead)
Features
*
Fifo's
16 Byte
Protocol
RS232, RS485
Voltage - Supply
3.3 V ~ 5 V
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
4 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
No. Of Channels
2
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
No. Of Pins
44
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1258-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C2552IJ44-F
Manufacturer:
Exar Corporation
Quantity:
135
Part Number:
ST16C2552IJ44-F
Manufacturer:
IDT
Quantity:
4 795
Part Number:
ST16C2552IJ44-F
Manufacturer:
Exar Corporation
Quantity:
10 000
ST16C2552
2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
MCR[3]: OP2# Output
OP2# is available as an output pin on the 2552 when AFR[2:1] = ‘00’. In the Loopback Mode, MCR[3] is used
to write the state of the modem CD# interface signal. Also see pin descriptions for MF# pins.
MCR[4]: Internal Loopback Enable
MCR[7:5]: Reserved
This register provides the status of data transfers between the UART and the host.
LSR[0]: Receive Data Ready Indicator
LSR[1]: Receiver Overrun Flag
LSR[2]: Receive Data Parity Error Tag
LSR[3]: Receive Data Framing Error Tag
LSR[4]: Receive Break Tag
LSR[5]: Transmit Holding Register Empty Flag
This bit is the Transmit Holding Register Empty indicator. This bit indicates that the transmitter is ready to
accept a new character for transmission. In addition, this bit causes the UART to issue an interrupt to the host
when the THR interrupt enable is set. The THR bit is set to a logic 1 when the last data byte is transferred from
the transmit holding register to the transmit shift register. The bit is reset to logic 0 concurrently with the data
loading to the transmit holding register by the host. In the FIFO mode this bit is set when the transmit FIFO is
empty, it is cleared when the transmit FIFO contains at least 1 byte.
4.9
Logic 0 = Forces OP2# output to a logic 1 (default).
Logic 1 = Forces OP2# output to a logic 0.
Logic 0 = Disable loopback mode (default).
Logic 1 = Enable local loopback mode, see loopback section and
Logic 0 = No data in receive holding register or FIFO (default).
Logic 1 = Data has been received and is saved in the receive holding register or FIFO.
Logic 0 = No overrun error (default).
Logic 1 = Overrun error. A data overrun error condition occurred in the receive shift register. This happens
when additional data arrives while the FIFO is full. In this case the previous data in the receive shift register
is overwritten. Note that under this condition the data byte in the receive shift register is not transferred into
the FIFO, therefore the data in the FIFO is not corrupted by the error.
Logic 0 = No parity error (default).
Logic 1 = Parity error. The receive character in RHR does not have correct parity information and is suspect.
This error is associated with the character available for reading in RHR.
Logic 0 = No framing error (default).
Logic 1 = Framing error. The receive character did not have a valid stop bit(s). This error is associated with
the character available for reading in RHR.
Logic 0 = No break condition (default).
Logic 1 = The receiver received a break signal (RX was a logic 0 for at least one character frame time). In the
FIFO mode, only one break character is loaded into the FIFO. The break indication remains until the RX
input returns to the idle condition, “mark” or logic 1.
Line Status Register (LSR) - Read Only
22
Figure
11.
REV. 4.2.2

Related parts for ST16C2552IJ44-F