DK-DEV-4CGX150N Altera, DK-DEV-4CGX150N Datasheet - Page 28

no-image

DK-DEV-4CGX150N

Manufacturer Part Number
DK-DEV-4CGX150N
Description
KIT STARTER CYCLONE IV GX
Manufacturer
Altera
Series
CYCLONE® IV GXr
Type
FPGAr

Specifications of DK-DEV-4CGX150N

Contents
Board, Cable, Documentation, Power Supply
For Use With/related Products
Cyclone IV GX
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2713

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DK-DEV-4CGX150N
Manufacturer:
ALTERA
0
2–20
Table 2–24. PCI Express Pin Assignments, Schematic Signal Names, and Functions
Cyclone IV GX Transceiver Starter Board Reference Manual
Board Reference
U14.A16
U14.A17
U14.B14
U14.B15
U14.A13
U14.A14
U14.A11
U14.B17
U14.A1
U14.A5
U14.A6
U14.A7
U14.A8
Add-in card transmit bus
Add-in card transmit bus
Add-in card receive bus
Add-in card receive bus
Motherboard reference clock
Motherboard reference clock
Reset
Present
x1 Present
Motherboard TCK
Motherboard TDI
Motherboard TDO
Motherboard TMS
The PCI Express interface supports a channel width of ×1 as well as the connection
speed of Gen1 at 2.5 Gbps/lane.
The board’s power can be sourced entirely from the PCI Express edge connector when
installed into a PC motherboard. Turn the power switch (SW1) to ON position when
you install the board into a PC motherboard. Although the board can also be powered
by a laptop power supply for use on a lab bench, it is not recommended to use from
both supplies at the same time. Ideal diode power sharing devices have been
designed into this board to prevent damages or back-current from one supply to the
other.
The PCIE_REFCLK_P and PCIE_REFCLK_N signals are a 100-MHz differential input
that is driven from the PC motherboard on this board through the PCI Express edge
connector. This signal connects directly to a Cyclone IV GX REFCLK input pin pair.
This clock is terminated on the motherboard and therefore, no on-board termination is
required. This clock can have spread-spectrum properties that change its period
between 9.847 ps to 10.203 ps. The I/O standard is High-Speed Current Steering Logic
(HCSL).
By default, the GXB_RX0 channel of the FPGA is connected to the PCIE_RX_P and
PCIE_RX_N signals, while the GXB_TX0 channel is connected to the PCIE_TX_P and
PCIE_TX_N signals.
Table 2–24
directions are relative to the Cyclone IV GX FPGA.
Description
summarizes the PCI Express pin assignments. The signal names and
PCIE_TX_P
PCIE_TX_N
PCIE_RX_P
PCIE_RX_N
PCIE_REFCLK_P
PCIE_REFCLK_N
PCIE_PERSTn
PCIE_PRSNTn_x1
PCIE_PRSNTn_x1
PCIE_JTAG_TCK
PCIE_JTAG_TDI
PCIE_JTAG_TDO
PCIE_JTAG_TMS
Schematic Signal Name
I/O Standard
1.4-V PCML
LVTTL
Components and Transceiver Interfaces
HCSL
3.3-V
© March 2010 Altera Corporation
Chapter 2: Board Components
Cyclone IV GX
Pin Number
Device
A10
G2
G1
J2
J1
J6
J7

Related parts for DK-DEV-4CGX150N