XRT94L31IB Exar Corporation, XRT94L31IB Datasheet - Page 52

no-image

XRT94L31IB

Manufacturer Part Number
XRT94L31IB
Description
IC MAPPER DS3/E3/STS-1 504TBGA
Manufacturer
Exar Corporation
Datasheet

Specifications of XRT94L31IB

Applications
Network Switches
Interface
Bus
Voltage - Supply
3.14 V ~ 3.47 V
Package / Case
504-LBGA
Mounting Type
Surface Mount
Product
Mapper
Lead Free Status / RoHS Status
Contains lead / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XRT94L31IB
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XRT94L31IB-L
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XRT94L31IB-L
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
XRT94L31IB-L
Quantity:
355
XRT94L31
3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC
PIN DESCRIPTION OF THE XRT94L31 (REV. B)
PIN #
C20
TXHDLCDAT_1_1
STS1TXA_1_D1
SIGNAL NAME
TXGFC_1
I/O
I
TTL
TYPE
Transmit STS-1 Telecom Bus Interface - Channel 1 - Data Bus Input
pin number 1/Transmit High-Speed HDLC Controller Input Interface
block - Input Data Bus - Pin 1:
The function of this pin depends upon whether or not the STS-1 Telecom
Bus Interface, associated with Channel 1 is enabled.
If STS-1 Telecom Bus (Channel 1) has been enabled - Transmit STS-
1 Telecom Bus Interface - Input Data Bus pin number 1 -
STS1TxA_1_D1:
This input pin along with STS1TXA_1_D[7:2] and STS1TXA_1_D0 func-
tion as the Transmit (Add) STS-1 Telecom Bus Interface - Input Data Bus
for Channel 1. The Transmit STS-1 Telecom Bus interface will sample
and latch this pin upon the falling edge of STS1TXA_CLK_1.
If the STS-1 Telecom Bus Interface (associated with Channel 1) has
been disabled:
This input pin can function in either of the following roles, depending
upon which mode the XRT94L31 has been configured to operate in, as
described below.
If the XRT94L31 has been configured to operate in the High-Speed
HDLC Controller over DS3/STS-3 Mode - Transmit High-Speed
HDLC Controller Input Interface block - Channel 1 - Data Bus Input
pin # 1 - TXHDLCDAT_1_1:
If the XRT94L31 is configured to operate in the High-Speed HDLC Con-
troller over DS3/STS-3 Mode, then this input pin will function as Bit 1
within the Transmit High-Speed HDLC Controller Input Interface block -
Input Data Bus (e.g., the TxHDLCDat_1[7:0] input pins).
The Transmit High-Speed HDLC Controller Input Interface block will pro-
vide the System-Side Terminal equipment with a byte-wide Transmit
High-Speed HDLC Controlller clock output signal (TxHDLCClk_1). The
Transmit High-Speed HDLC Controller Input Interface block will sample
the data residing on this input pin (along with the rest of the
TxHDLCDat_1[7:0] input pins) upon the rising edge of the TxHDLCClk_1
clock output signal.
If the XRT94L31 has been configured to operate in the ATM UNI
Mode
- TXGFC_1 (Transmit GFC data - Channel 1)
If the XRT94L31 has been configured to operate in the 3-Channel
DS3/E3/STS-1 to STS-3/STM-1 Mapper Mode
- NO FUNCTION:
The user should tie this input pin to GND.
52
DESCRIPTION
REV. 1.0.1

Related parts for XRT94L31IB