SI5364-H-BL Silicon Laboratories Inc, SI5364-H-BL Datasheet - Page 27

no-image

SI5364-H-BL

Manufacturer Part Number
SI5364-H-BL
Description
IC CLK MULT SONET/SDH 99-PBGA
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI5364-H-BL

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI5364-H-BL
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
*Note: The LVTTL inputs on the Si5364 device have an internal pulldown mechanism that causes the input to default to a logic
Pin #
B1
A7
A8
low state if the input is not driven from an external source.
Pin Name
AUTOSEL
A_ACTV
B_ACTV
Table 10. Pin Descriptions (Continued)
I/O
O
O
I*
Signal Level
LVTTL
LVTTL
LVTTL
Rev. 2.5
Automatic Switching Mode Select.
When 1, the clock input used by the DSPLL to gener-
ate the SONET/SDH clock outputs is selected auto-
matically. The automatic switching mode initially
selects the highest priority clock available, with the
priorities indicated below:
CLKIN_A: Highest Priority
CLKIN_B: Second Highest Priority
REF/CLKIN_F: Lowest Priority
If the selected input clock fails because of an LOS or
FOS alarm condition, the next lower priority clock
that is available is selected.
If an input clock that has a higher priority than the
currently-selected clock becomes available, the
higher priority clock is selected only if RVRT is
active. If RVRT is not active, automatic switching to a
higher priority clock is disabled.
CLKIN_A is Active.
Active high output indicates that CLKIN_A is
selected as the clock input to the DSPLL.
The DH_ACTV output takes precedence over this
signal as an indicator of the DSPLL clock input sta-
tus. When this output is high and the DH_ACTV out-
put is low, CLKIN_A is being used by the DSPLL to
generate the SONET/SDH compatible output clocks.
When this output is high and the DH_ACTV output is
high, CLKIN_A is selected, but the DSPLL is in digi-
tal hold mode. See DH_ACTV.
CLKIN_B is Active.
Active high output indicates that CLKIN_B is
selected as the clock input to the DSPLL.
The DH_ACTV output takes precedence over this
signal as an indicator of the DSPLL clock input sta-
tus. When this output is high and the DH_ACTV out-
put is low, CLKIN_B is being used by the DSPLL to
generate the SONET/SDH compatible output clocks.
When this output is high and the DH_ACTV output is
high, CLKIN_B is selected, but the DSPLL is in
digital hold mode. See DH_ACTV.
Description
Si5364
27

Related parts for SI5364-H-BL