DP83815DVNG National Semiconductor, DP83815DVNG Datasheet - Page 57

no-image

DP83815DVNG

Manufacturer Part Number
DP83815DVNG
Description
IC, ENET CTRL 10BASET, 100MBPS, LQFP-144
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83815DVNG

Data Rate
100Mbps
Ethernet Type
10BASE-T
Supply Current
170mA
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
LQFP
No. Of Pins
144
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83815DVNG
Manufacturer:
NS
Quantity:
11
Part Number:
DP83815DVNG
Manufacturer:
DS
Quantity:
650
Part Number:
DP83815DVNG
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP83815DVNG
Manufacturer:
ST
0
Part Number:
DP83815DVNG
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DP83815DVNG/NOPB
Manufacturer:
NS
Quantity:
148
Part Number:
DP83815DVNG/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
4.0 Register Set
4.2.15 Pause Control/Status Register
The PCR register is used to control and monitor the DP83815 Pause Frame reception logic. The Pause Frame reception
Logic is used to accept 802.3x Pause Frames, extract the pause length value, and initiate a TX MAC pause interval of
the specified number of slot times.
28-24
20-17
15-0
Bit
31
30
29
23
22
21
16
PAUSE_CNT Pause Counter Value
PS_MCAST
Bit Name
PS_RCVD
MLD_EN
PS_ACT
PSNEG
PS_DA
PSEN
Offset: 0044h
(Continued)
Tag: PCR
Pause Enable
Manually enables reception of 802.3x pause frames This bit is ORed with the PSNEG bit to enable pause
reception. If pause reception has been enabled via PSEN bit (PSEN=1), setting this bit to 0 will cause
any active pause interval to be terminated. R/W
Pause on Multicast
When set to 1, this bit enables reception of 802.3x pause frames which use the 802.3x designated
multicast address in the DA (01-80-C2-00-00-01). When this mode is enabled, the RX filter logic
performs a perfect match on the above multicast address. No other address filtration modes (including
multicast hash) are required for pause frame reception. R/W
Pause on DA
When set to 1, this bit enables reception of a pause frame based on a DA match with either the perfect
match register, or one of the pattern match buffers. R/W
unused
returns 0
Pause Active
This bit is set to a 1 when the TX MAC logic is actively timing a pause interval. RO
Pause Frame Received
This bit is set to a 1 when a pause frame has been received. This bit will remain set until the TX MAC has
completed the pause interval. RO
Pause Negotiated
Status bit indicating that the 802.3x pause function has been enabled via auto-negotiation. This bit will
only be set if DP83815 advertises pause capable by setting bit 16 in the CFG register. RO
unused
returns 0
Manual Load Enable
Setting this bit to a 1 will cause the value of bits 15-0 to be written to the pause count register. This write
operation causes pause count interval will be manually initiated. This bit is not sticky, and reads will
always return 0. WO
READ: These bits represent the current real-time value of the TX MAC pause counter register.
WRITE: If no pause count interval is in progress (PS_RCVD=0, PS_ACT=0), and MLD_EN=1 this value
is written to the pause count register, and causes pause count interval will be manually initiated.
Access: Read Write
Size: 32 bits
57
Description
Hard Reset: 00000000h
Soft Reset: 00000000h
www.national.com

Related parts for DP83815DVNG