PCA9634PW NXP Semiconductors, PCA9634PW Datasheet - Page 21

IC, LED DRIVER, RGBA, 20-TSSOP

PCA9634PW

Manufacturer Part Number
PCA9634PW
Description
IC, LED DRIVER, RGBA, 20-TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9634PW

No. Of Outputs
8
Output Current
25mA
Output Voltage
5.5V
Input Voltage
2.3V To 5.5V
Dimming Control Type
PWM
Driver Case Style
TSSOP
Switching Frequency
1MHz
Base Number
9634
Operating
RoHS Compliant
Number Of Segments
16
Low Level Output Current
200 mA
High Level Output Current
50 uA
Operating Supply Voltage
2.3 V to 5.5 V
Maximum Supply Current
10 mA
Maximum Power Dissipation
400 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-20
Minimum Operating Temperature
- 40 C
Led Driver Application
RGB Or RGBA LED Drivers, LED Status Information, Displays, Backlights
Rohs Compliant
Yes
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA9634PW
Manufacturer:
TRINAMIC
Quantity:
1 200
Part Number:
PCA9634PW
Manufacturer:
NXP Semiconductors
Quantity:
26 963
Part Number:
PCA9634PW
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
PCA9634PW
Quantity:
2 500
NXP Semiconductors
PCA9634_6
Product data sheet
Fig 11. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 12. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
Rev. 06 — 12 September 2008
TRANSMITTER/
RECEIVER
condition
START
SLAVE
S
2
C-bus
TRANSMITTER
1
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
8-bit Fm+ I
acknowledge
8
MULTIPLEXER
PCA9634
2
© NXP B.V. 2008. All rights reserved.
C-bus LED driver
002aaa987
I
2
9
C-BUS
002aaa966
21 of 38

Related parts for PCA9634PW