IS42S16400F-7TLI INTEGRATED SILICON SOLUTION (ISSI), IS42S16400F-7TLI Datasheet - Page 18

no-image

IS42S16400F-7TLI

Manufacturer Part Number
IS42S16400F-7TLI
Description
SDRAM, IND, 4M X 16, 3V, 54TSOP2
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet

Specifications of IS42S16400F-7TLI

Access Time
5.4ns
Page Size
64Mbit
Memory Case Style
TSOP-2
No. Of Pins
54
Operating Temperature Range
-40°C To +85°C
Memory Type
DRAM - Synchronous
Memory Configuration
4 BLK (1M X 16)
Interface Type
LVTTL
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16400F-7TLI
Manufacturer:
BEL
Quantity:
100
Part Number:
IS42S16400F-7TLI
Manufacturer:
ISSI
Quantity:
5 530
Part Number:
IS42S16400F-7TLI
Manufacturer:
ISSI
Quantity:
6 250
Part Number:
IS42S16400F-7TLI
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S16400F-7TLI
Manufacturer:
ISSI
Quantity:
8 000
Part Number:
IS42S16400F-7TLI
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS42S16400F-7TLI-TR**MG-Z
Manufacturer:
ISSI
Quantity:
1 648
IS42S16400F
IS45S16400F
REGISTER DEFINITION
Mode Register
The mode register is used to define the specific mode
of operation of the SDRAM. This definition includes the
selection of a burst length, a burst type, a CAS latency,
an operating mode and a write burst mode, as shown in
MODE REGISTER DEFINITION.
The mode register is programmed via the LOAD MODE
REGISTER command and will retain the stored information
until it is programmed again or the device loses power.
18
MODE REGISTER DEFINITION
A11
Reserved
A10
Write Burst Mode
(1)
M9
0
1
A9
Mode
Programmed Burst Length
Single Location Access
Operating Mode
A8
M8 M7
— —
0
0
A7
Defined
M6-M0
Latency Mode
A6
M6 M5 M4
0
0
0
0
1
1
1
1
Mode
Standard Operation
All Other States Reserved
0
0
1
1
0
0
1
1
A5
0
1
0
1
0
1
0
1
A4
Burst Type
Mode register bits M0-M2 specify the burst length, M3
specifies the type of burst (sequential or interleaved), M4- M6
specify the CAS latency, M7 and M8 specify the operating
mode, M9 specifies the WRITE burst mode, and M10 and
M11 are reserved for future use.
The mode register must be loaded when all banks are
idle, and the controller must wait the specified time before
initiating the subsequent operation.Violating either of these
requirements will result in unspecified operation.
CAS Latency
M3
0
1
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
A3
Integrated Silicon Solution, Inc. — www.issi.com
2
3
Interleaved
Sequential
1. To ensure compatibility with future devices,
A2
Burst Length
Type
should program M11, M10 = "0, 0"
M2
0
0
0
0
1
1
1
1
A1
M1
0
0
1
1
0
0
1
1
M0
0
1
0
1
0
1
0
1
A0
Reserved
Reserved
Reserved
Address Bus
Mode Register (Mx)
Full Page
M3=0
1
2
4
8
Reserved
Reserved
Reserved
Reserved
M3=1
1
2
4
8
07/28/2010
Rev. H

Related parts for IS42S16400F-7TLI