ISL5416KIZ Intersil, ISL5416KIZ Datasheet - Page 40

no-image

ISL5416KIZ

Manufacturer Part Number
ISL5416KIZ
Description
IC,Downconverter,BGA,256PIN,PLASTIC
Manufacturer
Intersil
Datasheet

Specifications of ISL5416KIZ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL5416KIZ
Manufacturer:
INTERSIL
Quantity:
2
Part Number:
ISL5416KIZ
Manufacturer:
INTERSIL
Quantity:
20 000
P(31:0)
P(31:0)
31:30
27:26
25:24
23:20
19:16
15:12
30:27
11:0
29
28
31
RESERVED. Set to 0.
SCLK ENABLE.
1 = enable
The serial clock generator is shared by the four serial outputs. A serial clock pin is provided for each output. Each pin can be enabled
or disabled independent of the other channels.
SSYNCX POLARITY.
1 = Active Low.
0 = Active High.
The SSYNCX signal is asserted for one serial clock period for each time slot where SSYNC is enabled.
RESERVED. Set to 0.
SSYNCX POSITION.
00 = Early SSYNC. SSYNCX is asserted during the serial clock period prior to the first data bit for each slot where SSYNC is enabled.
01 = Late SSYNC. SSYNCX is asserted during the serial clock period following the last data bit for each slot where SSYNC is enabled.
1X = Coincident SSYNC. SSYNCX is asserted during the serial clock period of first data bit for each slot where SSYNC is enabled.
RESERVED. Set to 0.
SD1X ROUTING MASK.
These bits gate the serial output of each channel to any or all 4 serial output pins. The gated serial outputs from all of the channels
are ORed together. This allows channels to be multiplexed together on a single serial output by offsetting the serial data streams from
each other using the hold off delay below or by using empty time slots. Note that the serial data from each channel is zeroed after all
of the slots have been output, so it will not interfere with a delayed channel. The multiplexing of the SSYNCX signals matches the
data multiplexing.
19 - Enable the serial output to the SD1D pin.
18 - Enable the serial output to the SD1C pin.
17 - Enable the serial output to the SD1B pin.
16 - Enable the serial output to the SD1A pin.
SD2X ROUTING MASK.
15 - Enable the serial output to the SD2D pin.
14 - Enable the serial output to the SD2C pin.
13 - Enable the serial output to the SD2B pin.
12 - Enable the serial output to the SD2A pin.
OUTPUT HOLD OFF DELAY.
These bits control a programmable hold off delay from the time a set of data samples is provided to the serial output section to the
time that the serial output begins. The delay is programmed in serial clocks. Program with the desired number of serial clocks:
0 = no delay
SLOT 4 SYNC ENABLE.
1 = SSYNCX active for this time slot
0 = no SSYNCX for this time slot
SLOT 4 WORD WIDTH.
0000 = 0-bit*
0001 = 4-bit
0010 = 6-bit
0011 = 8-bit
0100 = 10-bit
0101 = 12-bit
0110 = 16-bit
0111 = 20-bit
1000 = 24-bit
1001 = 32-bit (8 LSBs zeroed)
All other codes are invalid. Note that if the channel output is rounded to fewer than 24 bits and fewer than 24 bits is selected for the
slot width, the output will be doubly rounded.
* if 0-bit is selected for slot 1, 2, or 3, one SCLK period will actually be used, though no data will be output.
TABLE 32. SERIAL OUTPUT SD1X SLOT CONTROL (IWA = 0*07h) RESET STATE = 0x00000000h
TABLE 31. SERIAL OUTPUT CONTROL (IWA = 0*06h) RESET STATE = 0x00000000h
40
ISL5416
FUNCTION
FUNCTION

Related parts for ISL5416KIZ