CS4244-CNZ Cirrus Logic Inc, CS4244-CNZ Datasheet - Page 30

no-image

CS4244-CNZ

Manufacturer Part Number
CS4244-CNZ
Description
IC 4 Input / 5 Output CODEC
Manufacturer
Cirrus Logic Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4244-CNZ
Manufacturer:
CIRRUS
Quantity:
20 000
DS900PP2
4.5.2
FS/LRCK
SDOUTx
FS/LRCK
SDOUTx
SDINx
SCLK
SDINx
SCLK
Left Justified and I²S Modes
The serial port of the CS4244 supports the Left Justified and I²S interface formats with valid bit depths of
16, 18, 20, or 24 bits for the SDOUTx pins and 24 bits for the SDINx pins. All data is valid on the rising
edge of SCLK. Data is clocked out of the ADC on the falling edge of SCLK and clocked into the DAC on
the rising edge. In Master Mode each slot is 32 bits wide.
In Left Justified mode (see
on the first rising edge of the SCLK occurring after a FS/LRCK edge. The left channel is received or trans-
mitted while FS/LRCK is logic high.
In I²S mode (see
ond rising edge of the SCLK occurring after a FS/LRCK edge. The left channel is received or transmitted
while FS/LRCK is logic low.
The AIN1 and AIN2 signals are transmitted on the SDOUT1 pin; the AIN3 and AIN4 signals are transmit-
ted on the SDOUT2 pin. The data on the SDIN1 pin is routed to AOUT1 and AOUT2; the data on the
SDIN2 pin is routed to AOUT3 and AOUT4.
M S B
M S B
Figure
AOUT 1 or 3
AOUT 1 or 3
AIN 1 or 3
AIN 1 or 3
L e ft C h a n n e l
L e ft C h a n n e l
18) the data is received or transmitted most significant bit (MSB) first, on the sec-
Figure
Figure 17. Left Justified Format
17) the data is received or transmitted most significant bit (MSB) first,
Figure 18. I²S Format
L S B
L S B
M S B
M S B
AOUT 2 or 4
AOUT 2 or 4
AIN 2 or 4
R ig h t C h a n n e l
AIN 2 or 4
R ig h t C h a n n e l
L S B
L S B
MSB
CS4244
MSB
30

Related parts for CS4244-CNZ