ADAU1961WBCPZ Analog Devices Inc, ADAU1961WBCPZ Datasheet - Page 23

IC STEREO AUD CODEC LP 32LFCSP

ADAU1961WBCPZ

Manufacturer Part Number
ADAU1961WBCPZ
Description
IC STEREO AUD CODEC LP 32LFCSP
Manufacturer
Analog Devices Inc
Type
Audio Codecr
Datasheet

Specifications of ADAU1961WBCPZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
No
S/n Ratio, Adcs / Dacs (db) Typ
99 / 101
Dynamic Range, Adcs / Dacs (db) Typ
99 / 101
Voltage - Supply, Analog
2.97 V ~ 3.63 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
32-VFQFN, CSP Exposed Pad
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
2
No. Of Input Channels
2
No. Of Output Channels
2
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
101dB
Sampling Rate
96kSPS
No. Of
RoHS Compliant
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1961WBCPZ
Manufacturer:
AD
Quantity:
2 469
Part Number:
ADAU1961WBCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Case 2: PLL Is Used
The core clock to the entire chip is off during the PLL lock
acquisition period. The user can poll the lock bit to determine
when the PLL has locked. After lock is acquired, the ADAU1961
can be started by asserting the core clock enable bit (COREN)
in Register R0 (clock control register, Address 0x4000). This bit
enables the core clock to all the internal blocks of the ADAU1961.
PLL Lock Acquisition
During the lock acquisition period, only Register R0 (Address
0x4000) and Register R1 (Address 0x4002) are accessible
through the control port. Because all other registers require a
valid master clock for reading and writing, do not attempt to
access any other register. Any read or write is prohibited until
the core clock enable bit (COREN) and the lock bit are both
asserted.
Rev. 0 | Page 23 of 76
To program the PLL during initialization or reconfiguration of
the clock setting, the following procedure must be followed:
1.
2.
3.
4.
5.
The PLL control register (Register R1, Address 0x4002) is a
48-bit register where all bits must be written with a single
continuous write to the control port.
Power down the PLL.
Reset the PLL control register.
Start the PLL.
Poll the lock bit.
Assert the core clock enable bit after the PLL lock
is acquired.
ADAU1961

Related parts for ADAU1961WBCPZ