LAN9312-NU SMSC, LAN9312-NU Datasheet - Page 108

Ethernet ICs Hi Per 2 Port 10/100 Ethernet Switch

LAN9312-NU

Manufacturer Part Number
LAN9312-NU
Description
Ethernet ICs Hi Per 2 Port 10/100 Ethernet Switch
Manufacturer
SMSC
Type
Two Port Managed Ethernet Switchr
Datasheet

Specifications of LAN9312-NU

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Switches
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
185 mA, 295 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9312-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
8.4.6
RX Data FIFO Direct PIO Reads
In this mode only A[2] is decoded, and any read of the LAN9312 will read the RX Data FIFO. This
mode is enabled when FIFO_SEL is driven high during a read access. This is normally accomplished
by connecting the FIFO_SEL signal to a high-order address line. This mode is useful when the host
processor must increment its address when accessing the LAN9312.
Timing is identical to a PIO read and the FIFO_SEL and END_SEL signals have the same timing
characteristics as the address lines. An RX Data FIFO direct PIO read cycle begins when both nCS
and nRD are asserted. Either or both of these control signals must de-assert between cycles for the
period specified in
The cycle ends when either or both nCS and nRD are de-asserted. These signals may be asserted
and de-asserted in any order. Read data is valid as indicated in the functional timing diagram in
Figure
Note:
Please refer to
AC timing specifications for RX Data FIFO direct PIO read operations.
D[31:0] (OUTPUT)
Figure 8.5 Functional Timing for RX Data FIFO Direct PIO Read Operation
8.5.
A[9:3] are ignored during RX Data FIFO direct PIO reads.
FIFO_SEL
END_SEL
nCS, nRD
A[x:3]
Section 15.5.6, "RX Data FIFO Direct PIO Read Cycle Timing," on page 447
A[2]
Table 15.10, “RX Data FIFO Direct PIO Read Cycle Timing Values,” on page
(READ DATA FROM RX DATA FIFO)
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
DATASHEET
108
VALID
VALID
VALID
SMSC LAN9312
Datasheet
for the
447.

Related parts for LAN9312-NU