AX5042-QFN28-TU AXSEM, AX5042-QFN28-TU Datasheet - Page 31

RF Transceiver Narrow-Band-IC

AX5042-QFN28-TU

Manufacturer Part Number
AX5042-QFN28-TU
Description
RF Transceiver Narrow-Band-IC
Manufacturer
AXSEM
Datasheet

Specifications of AX5042-QFN28-TU

Number Of Receivers
1
Number Of Transmitters
1
Wireless Frequency
433 MHz, 868 MHz, 915 MHz
Interface Type
SPI, UART
Output Power
14.5 dBm
Operating Supply Voltage
2.3 V to 2.8 V
Maximum Operating Temperature
+ 85 C
Maximum Supply Current
54 mA
Minimum Operating Temperature
- 40 C
Modulation
ASK, FSK, PSK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
5.16. Serial Peripheral Interface (SPI)
The
CLK, MOSI, MISO and SEL. Registers for setting up the
peripheral interface in all device modes.
When the interface signal SEL is pulled low, a 16 bit configuration data stream is expected on
the input signal pin MOSI, which is interpreted as D0...D7, A0...A6, R_N/W.
Data read from the interface appears on MISO.
Figure 3 shows a write/read access to the interface. The data stream is built of an address
byte including read/write information and a data byte. Depending on the R_N/W bit and
address bits A[6..0] the data D[7..0] can be written via MOSI or read at the pin MISO.
R_N/W = 0 means read mode, R_N/W = 1 means write mode.
The read sequence starts with 7 bits of status information S[6..0] followed by 8 data bits.
The status bits contain the following information:
S6
PLL LOCK
SPI Timing
Version 2.4
MOSI
MISO
SCK
AX5042
SS
Tssd
Tss
R/W
can be programmed via a four wire serial interface according SPI using the pins
S5
FIFO OVER
A6
S6
Tck TchTcl
A5
S5
A4
S4
S4
FIFO UNDER
Ts
Figure 3 Serial peripheral interface timing
A3
S3
Th
Tco
A2
S2
S3
FIFO FULL
A1
S1
A0
S0
D7
D7
S2
FIFO EMPTY
AX5042
D6
D6
D5
D5
are programmed via the serial
D4
D4
S1
FIFOSTAT(1)
D3
D3
D2
D2
Circuit Description
Datasheet AX5042
D1
D1
S0
FIFOSTAT(0)
D0
D0
Tsh
Tssz
31

Related parts for AX5042-QFN28-TU