LAN9220-ABZJ Standard Microsystems (SMSC), LAN9220-ABZJ Datasheet - Page 97

no-image

LAN9220-ABZJ

Manufacturer Part Number
LAN9220-ABZJ
Description
10/100 NON-PCI ETHERNET CONTROLLER
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9220-ABZJ

Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
56
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9220-ABZJ
Manufacturer:
RENESAS
Quantity:
101
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9220-ABZJ
0
16-bit Non-PCI Small Form Factor 10/100 Ethernet Controller with Variable Voltage I/O & HP Auto-MDIX Support
Datasheet
SMSC LAN9220
5.3.16
5.3.17
31-16
BITS
BITS
15-0
31:0
Reserved
General Purpose Timer Current Count (GPT_CNT). This 16-bit field
reflects the current value of the GP Timer.
Word Swap. If this field is set to 00000000h, or anything except
0xFFFFFFFFh, the LAN9220 maps words with address bit A[1]=1 to the
high order words of the CSRs and Data FIFOs, and words with address bit
A[1]=0 to the low order words of the CSRs and Data FIFOs. If this field is
set to 0xFFFFFFFFh, the LAN9220 maps words with address bit A[1]=1 to
the low order words of the CSRs and Data FIFOs, and words with address
bit A[1]=0 to the high order words of the CSRs and Data FIFOs.
Note:
GPT_CNT-General Purpose Timer Current Count Register
This register reflects the current value of the GP Timer.
WORD_SWAP—Word Swap Control
This register controls how words from the host data bus are mapped to the CSRs and Data FIFOs
inside the LAN9220. The LAN9220 always sends data from the Transmit Data FIFO to the network so
that the low order word is sent first, and always receives data from the network to the Receive Data
FIFO so that the low order word is received first.
Offset:
Offset:
Word swap is used in conjunction with the mixed endian
functionality to determine the final byte ordering. Refer to
3.7.3, "Mixed Endian Support"
DESCRIPTION
DESCRIPTION
90h
98h
DATASHEET
for more information.
97
Size:
Size:
Section
32 bits
32 bits
NASR
TYPE
TYPE
R/W
RO
RO
Revision 2.7 (03-15-10)
00000000h
DEFAULT
DEFAULT
FFFFh
-

Related parts for LAN9220-ABZJ