ISP1181BBSUM STEricsson, ISP1181BBSUM Datasheet - Page 17

no-image

ISP1181BBSUM

Manufacturer Part Number
ISP1181BBSUM
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1181BBSUM

Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
48
Lead Free Status / RoHS Status
Compliant
CD00222684
Product data sheet
10.3 DACK-only mode
The following example shows the steps which occur in a typical DMA transfer:
10. The 8237 de-asserts the DACK output indicating that the ISP1181B must stop placing
11. The 8237 places the bus control signals (MEMR, MEMW, IOR and IOW) and the
12. The CPU acknowledges control of the bus by de-asserting HLDA. After activating the
For a typical bulk transfer the above process is repeated 64 times, once for each byte.
After each byte the address register in the DMA controller is incremented and the byte
counter is decremented. When using 16-bit DMA, the number of transfers is 32 and
address incrementing and byte counter decrementing is done by 2 for each word.
The DACK-only DMA mode is selected by setting bit DAKOLY in the Hardware
Configuration Register (see
Table
Table 9.
Symbol
DREQ
DACK
EOT
RD
WR
1. ISP1181B receives a data packet in one of its endpoint FIFOs; the packet must be
2. ISP1181B asserts the DREQ signal requesting the 8237 for a DMA transfer.
3. The 8237 asks the CPU to release the bus by asserting the HRQ signal.
4. After completing the current instruction cycle, the CPU places the bus control signals
5. The 8237 now sets its address lines to 1234H and activates the MEMW and IOR
6. The 8237 asserts DACK to inform the ISP1181B that it will start a DMA transfer.
7. The ISP1181B now places the byte or word to be transferred on the data bus lines,
8. The 8237 waits one DMA clock period and then de-asserts MEMW and IOR. This
9. The ISP1181B de-asserts the DREQ signal to indicate to the 8237 that DMA is no
transferred to memory address 1234H.
(MEMR, MEMW, IOR and IOW) and the address lines in three-state and asserts
HLDA to inform the 8237 that it has control of the bus.
control signals.
because its RD signal was asserted by the 8237.
latches and stores the byte or word at the desired memory location. It also informs the
ISP1181B that the data on the bus lines has been transferred.
longer needed. In Single cycle mode this is done after each byte or word, in Burst
mode following the last transferred byte or word of the DMA cycle.
data on the bus.
address lines in three-state and de-asserts the HRQ signal, informing the CPU that it
has released the bus.
bus control lines (MEMR, MEMW, IOR and IOW) and the address lines, the CPU
resumes the execution of instructions.
9. A typical example of ISP1181B in DACK-only DMA mode is given in
DACK-only mode: pin functions
Description
DMA request
DMA acknowledge
End-Of-Transfer
read strobe
write strobe
Rev. 05 — 25 August 2010
Table
20). The pin functions for this mode are shown in
I/O
O
I
I
I
I
Function
ISP1181B requests a DMA transfer
DMA controller confirms the transfer;
also functions as data strobe
DMA controller terminates the transfer
not used
not used
Full-speed USB peripheral controller
© ST-ERICSSON 2010. All rights reserved.
ISP1181B
Figure
17 of 68
5.

Related parts for ISP1181BBSUM