ML610Q422-NNNTBZ03A7 Rohm Semiconductor, ML610Q422-NNNTBZ03A7 Datasheet - Page 139

no-image

ML610Q422-NNNTBZ03A7

Manufacturer Part Number
ML610Q422-NNNTBZ03A7
Description
MCU 8BIT 32K FLASH 22CH 120-TQFP
Manufacturer
Rohm Semiconductor
Series
-r

Specifications of ML610Q422-NNNTBZ03A7

Core Processor
nX-U8/100
Core Size
8-Bit
Speed
4.2MHz
Connectivity
I²C, SSP, UART/USART
Peripherals
LCD, Melody Driver, POR, PWM, WDT
Number Of I /o
14
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.1 V ~ 3.6 V
Data Converters
A/D 2x12b, 2x24b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 70°C
Package / Case
100-TFQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ML610Q422-NNNTBZ03A7
Manufacturer:
ROHM
Quantity:
1 001
Part Number:
ML610Q422-NNNTBZ03A7
Manufacturer:
Rohm Semiconductor
Quantity:
10 000
10.2.9
Address: 0F03DH
Access: R/W
Access size: 8 bits
Initial value: 00H
TM3C is a special function register (SFR) that functions as an 8-bit binary counter.
When write operation to TM3C is performed, TM3C is set to “00H”. The data that is written is meaningless.
In 16-bit timer mode and 16-bit timer frequency measurement mode, if write operation is performed to either the
low-order (TM2C) or high-order (TM3C), both the low order and the high order are set to “0000H”.
When reading TM3C in 16-bit timer mode, be sure to read TM2C first since the count value of TM3C is stored in the
TM3C latch when TM2C is read.
During timer operation, the contents of TM3C may not be read depending on the conditions of the timer clock and the
system clock.
Table 10-4 shows whether a TM3C read is enabled or disabled during timer operation for each condition of the timer
clock and system clock.
Initial value
TM3C
R/W
External clock
Timer clock
Timer 3 Counter Register (TM3C)
HTBCLK
HTBCLK
LSCLK
LSCLK
T3CK
T3C7
R/W
7
0
Table 10-4 TM3C Read Enable/Disable during Timer Operation
System clock
T3C6
R/W
SYSCLK
6
0
HSCLK
HSCLK
HSCLK
LSCLK
LSCLK
LSCLK
T3C5
R/W
5
0
Read enabled
Read enabled. However, to prevent the reading of undefined
data during incremental counting, read TM3C twice and check
that the results match.
Read disabled
Read enabled
Read disabled
T 3C4
R/W
10 – 11
4
0
T 3C3
R/W
TM3C read enable/disable
3
0
ML610Q421/ML610Q422 User’s Manual
T3C2
R/W
2
0
T3C1
R/W
1
0
Chapter 10 Timers
T3C0
R/W
0
0

Related parts for ML610Q422-NNNTBZ03A7