EVAL-AD7934CB Analog Devices Inc, EVAL-AD7934CB Datasheet - Page 27

no-image

EVAL-AD7934CB

Manufacturer Part Number
EVAL-AD7934CB
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7934CB

Lead Free Status / Rohs Status
Not Compliant
POWER vs. THROUGHPUT RATE
A considerable advantage of powering the ADC down after a
conversion is that the power consumption of the part is
significantly reduced at lower throughput rates. When using the
different power modes, the AD7933/AD7934 are only powered
up for the duration of the conversion. Therefore, the average
power consumption per cycle is significantly reduced. Figure 39
shows a plot of power vs. throughput rate when operating in
autostandby mode for both V
the device runs at a throughput rate of 10 kSPS, the overall cycle
time is 100 μs. If the maximum CLKIN frequency of 25.5 MHz
is used, the conversion time accounts for only 0.525 μs of the
overall cycle time while the AD7933/AD7934 remains in
standby mode for the remainder of the cycle.
Figure 40 shows a plot of the power vs. the throughput rate
when operating in normal mode for both V
In both plots, the figures apply when using the internal
reference. If an external reference is used, the power-up time
reduces to 600 ns; therefore, the AD7933/AD7934 remains in
standby for a greater time in every cycle. Additionally, the
current consumption, when converting, should be lower than
the specified maximum of 2.7 mA with V
with V
DD
1.8
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
= 3 V, respectively.
0
0
T
A
Autostandby Mode Using Internal Reference
= 25°C
20
Figure 39. Power vs. Throughput in
40
THROUGHPUT (kSPS)
DD
60
= 5 V and 3 V. For example, if
80
DD
DD
100
V
V
= 5 V, or 2.0 mA
DD
DD
= 5 V and 3 V.
= 5V
= 3V
120
140
Rev. B | Page 27 of 32
MICROPROCESSOR INTERFACING
AD7933/AD7934 to ADSP-21xx Interface
Figure 41 shows the AD7933/AD7934 interfaced to the
ADSP-21xx series of DSPs as a memory-mapped device.
A single wait state may be necessary to interface the AD7933/
AD7934 to the ADSP-21xx, depending on the clock speed of
the DSP. The wait state can be programmed via the data memory
wait state control register of the ADSP-21xx (see the ADSP-21xx
family User’s Manual for details). The following instruction
reads from the AD7933/AD7934:
where ADC is the address of the AD7933/AD7934.
*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 40. Power vs. Throughput in Normal Mode Using Internal Reference
ADSP-21xx*
MR = DM (ADC)
A0 TO A15
D0 TO D23
10
9
8
7
6
5
4
3
2
1
0
0
IRQ2
DMS
T
WR
A
RD
= 25°C
200
Figure 41. Interfacing to the ADSP-21xx
ADDRESS BUS
400
ADDRESS
DECODER
DATA BUS
THROUGHPUT (kSPS)
600
800
AD7933/AD7934
1000
V
V
DD
1200
DD
DSP/USER SYSTEM
CS
BUSY
WR
RD
DB0 TO DB11
= 5V
= 3V
AD7933/
AD7934*
CONVST
1400
1600