EVAL-AD7934CB Analog Devices Inc, EVAL-AD7934CB Datasheet - Page 7

no-image

EVAL-AD7934CB

Manufacturer Part Number
EVAL-AD7934CB
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD7934CB

Lead Free Status / Rohs Status
Not Compliant
TIMING SPECIFICATIONS
V
T
Table 4.
Parameter
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
3
4
CLKIN
QUIET
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
Sample tested during initial release to ensure compliance. All input signals are specified with t
1.6 V. All timing specifications are with a 25 pF load capacitance (see Figure 34, Figure 35, Figure 36, and Figure 37).
Minimum CLKIN for specified performance; with slower SCLK frequencies, performance specifications apply typically.
The time required for the output to cross 0.4 V or 2.4 V.
t
discharging the 25 pF capacitor. This means that the time, t
bus loading.
A
14
DD
3
4
= T
is derived from the measured time taken by the data outputs to change 0.5 V. The measured number is then extrapolated back to remove the effects of charging or
= V
2
MIN
DRIVE
to T
1
= 2.7 V to 5.25 V, internal/external V
MAX
AD7933
700
25.5
30
10
15
50
0
0
10
10
10
10
0
0
30
30
3
50
0
0
10
0
10
40
15.7
7.8
Limit at T
, unless otherwise noted.
MIN
700
25.5
30
10
15
50
0
0
10
10
10
10
0
0
30
30
3
50
0
0
10
0
10
40
15.7
7.8
AD7934
, T
MAX
Unit
kHz min
MHz max
ns min
ns min
ns min
ns max
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns max
ns min
ns max
ns min
ns min
ns min
ns min
ns min
ns max
ns min
ns min
Description
CLKIN frequency
Minimum time between end of read and start of next conversion, that is, the time from
when the data bus goes into three-state until the next falling edge of CONVST
CONVST pulse width
CONVST falling edge to CLKIN falling edge setup time
CLKIN falling edge to BUSY rising edge
CS to WR setup time
CS to WR hold time
WR pulse width
Data setup time before WR
Data hold after WR
New data valid before falling edge of BUSY
CS to RD setup time
CS to RD hold time
RD pulse width
Data access time after RD
Bus relinquish time after RD
Bus relinquish time after RD
HBEN to RD setup time
HBEN to RD hold time
Minimum time between reads/writes
HBEN to WR setup time
HBEN to WR hold time
CLKIN falling edge to BUSY falling edge
CLKIN low pulse width
CLKIN high pulse width
14
REF
, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the
= 2.5 V, unless otherwise noted. f
Rev. B | Page 7 of 32
RISE
= t
FALL
= 5 ns (10% to 90% of V
CLKIN
= 25.5 MHz, f
SAMPLE
DD
) and timed from a voltage level of
= 1.5 MSPS;
AD7933/AD7934