MPC8358EZQAGDGA Freescale Semiconductor, MPC8358EZQAGDGA Datasheet - Page 16

no-image

MPC8358EZQAGDGA

Manufacturer Part Number
MPC8358EZQAGDGA
Description
MPU POWERQUICC II PRO 668-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8358EZQAGDGA

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
400MHz
Voltage
1.2V
Mounting Type
Surface Mount
Package / Case
668-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8358EZQAGDGA
Manufacturer:
FREESCAL
Quantity:
240
Part Number:
MPC8358EZQAGDGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
RESET Initialization
5.2
This section describes the AC electrical specifications for the reset initialization timing requirements of
the device.
component(s).
16
Output low voltage
Notes:
1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE.
2. HRESET and SRESET are open drain pins, thus V
Required assertion time of HRESET or SRESET (input) to activate reset flow
Required assertion time of PORESET with stable clock applied to CLKIN
when the device is in PCI host mode
Required assertion time of PORESET with stable clock applied to
PCI_SYNC_IN when the device is in PCI agent mode
HRESET/SRESET assertion (output)
HRESET negation to SRESET negation (output)
Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and
CFG_CLKIN_DIV) with respect to negation of PORESET when the device is
in PCI host mode
Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and
CFG_CLKIN_DIV) with respect to negation of PORESET when the device is
in PCI agent mode
Input hold time for POR config signals with respect to negation of HRESET
Time for the device to turn off POR config signals with respect to the
assertion of HRESET
Time for the device to turn on POR config signals with respect to the negation
of HRESET
Notes:
1. t
2. t
3. POR config signals consists of CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV.
clock is applied to the CLKIN input, and PCI_SYNC_IN period depends on the value of CFG_CLKIN_DIV. See the
MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual for more details.
MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual for more details.
PCI_SYNC_IN
CLKIN
MPC8358E PowerQUICC II Pro Processor Revision 2.1 PBGA Silicon Hardware Specifications, Rev. 3
is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. See the
RESET AC Electrical Characteristics
Table 10
is the clock period of the input clock applied to PCI_SYNC_IN. When the device is In PCI host mode the primary
Characteristic
provides the reset initialization AC timing specifications for the DDR SDRAM
Table 9. RESET Pins DC Electrical Characteristics (continued)
Parameter/Condition
Table 10. RESET Initialization Timing Specifications
OH
is not relevant for those pins.
Symbol
V
OL
I
OL
Condition
= 3.2 mA
Min
512
32
32
32
16
4
4
0
1
Max
4
Min
Freescale Semiconductor
t
t
t
t
t
t
PCI_SYNC_IN
PCI_SYNC_IN
PCI_SYNC_IN
PCI_SYNC_IN
PCI_SYNC_IN
PCI_SYNC_IN
t
t
CLKIN
CLKIN
Unit
ns
ns
Max
0.4
Notes
1, 3
Unit
1
2
1
1
1
2
1
3
V

Related parts for MPC8358EZQAGDGA