MPC8358EZQAGDGA Freescale Semiconductor, MPC8358EZQAGDGA Datasheet - Page 17

no-image

MPC8358EZQAGDGA

Manufacturer Part Number
MPC8358EZQAGDGA
Description
MPU POWERQUICC II PRO 668-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8358EZQAGDGA

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
400MHz
Voltage
1.2V
Mounting Type
Surface Mount
Package / Case
668-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8358EZQAGDGA
Manufacturer:
FREESCAL
Quantity:
240
Part Number:
MPC8358EZQAGDGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 11
5.3
This section specify the limits of the AC electrical characteristics for the operation of the QUICC Engine
block’s communication interfaces.
Table 12
core frequency for each interface.
Freescale Semiconductor
PLL lock times
DLL lock times
Notes:
1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb_clk). A 2:1 ratio
2. The csb_clk is determined by the CLKIN and system PLL ratio. See
Ethernet Management: MDC/MDIO
MII
RMII
GMII/RGMII/TBI/RTBI
SPI (master/slave)
UCC through TDM
MCC
UTOPIA L2
POS-PHY L2
HDLC bus
HDLC/transparent
results in the minimum and an 8:1 ratio results in the maximum.
MPC8358E PowerQUICC II Pro Processor Revision 2.1 PBGA Silicon Hardware Specifications, Rev. 3
provides the PLL and DLL lock times.
lists the maximal QUICC Engine block I/O frequencies and the minimal QUICC Engine block
QUICC Engine Block Operating Frequency Limitations
The settings listed below are required for correct hardware interface
operation. Each protocol by itself requires a minimal QUICC Engine block
operating frequency setting for meeting the performance target. Because the
performance is a complex function of all the QUICC Engine block settings,
the user should make use of the QUICC Engine block performance utility
tool provided by Freescale to validate their system.
Interface
Parameter/Condition
Table 12. QUICC Engine Block Operating Frequency Limitations
Table 11. PLL and DLL Lock Times
Interface Operating
Frequency (MHz)
10 (max)
125 (typ)
10 (max)
50 (max)
25 (max)
50 (max)
50 (max)
10 (max)
50 (max)
25 (typ)
50 (typ)
NOTE
7680
Min
Section 22, “Clocking,”
Max Interface Bit
Rate (Mbps)
16.67
1000
100
100
800
800
10
10
70
10
50
122,880
Max
100
Min QUICC Engine
for more information.
Frequency
Operating
csb_clk cycles
8/3 × F
16 × F
8 × F
2 × F
2 × F
250
20
50
50
20
20
Unit
μs
1
(MHz)
RESET Initialization
Notes
Notes
1, 2
2, 4
2, 3
2
2
2
17

Related parts for MPC8358EZQAGDGA