ISP1160BD01TM ST-Ericsson Inc, ISP1160BD01TM Datasheet - Page 60

IC USB HOST CTRL FULL-SPD 64LQFP

ISP1160BD01TM

Manufacturer Part Number
ISP1160BD01TM
Description
IC USB HOST CTRL FULL-SPD 64LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1160BD01TM

Controller Type
USB 2.0 Controller
Interface
Parallel
Voltage - Supply
3.3V, 5V
Current - Supply
47mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1878-2
ISP1160BD/01,118
ISP1160BD01-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1160BD01TM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1160BD01TM
Manufacturer:
ST
Quantity:
20 000
Philips Semiconductors
Table 40:
9397 750 13963
Product data
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
HcTransferCounter register: bit allocation
R/W
R/W
15
0
7
0
10.4.3 HcTransferCounter register (R/W: 22H/A2H)
10.4.4 Hc PInterrupt register (R/W: 24H/A4H)
Table 39:
This register holds the number of bytes of a PIO or DMA transfer. For a PIO transfer,
the number of bytes being read or written to the Isochronous Transfer List (ITL) or
Acknowledged Transfer List (ATL) buffer RAM must be written into this register. For a
DMA transfer, the number of bytes must be written into this register as well. However,
for this counter to be read into the DMA counter, the HCD must set bit 2
(DMACounterSelect) of the HcDMAConfiguration register. The counter value for ATL
must not be greater than 1000H, and for ITL it must not be greater than 800H. When
the byte count of the data transfer reaches this value, the HC will generate an internal
EOT signal to set bit 2 (AllEOTInterrupt) of the Hc PInterrupt register, and also
update the HcBufferStatus register.
Code (Hex): 22 — read
Code (Hex): A2 — write
Table 41:
All the bits in this register will be active on power-on reset. However, none of the
active bits will cause an interrupt on the interrupt pin (INT) unless they are set by the
respective bits in the Hc PInterruptEnable register, and together with bit 0 of the
HcHardwareConfiguration register.
Bit
2
1
0
Bit
15 to 0
R/W
R/W
14
0
6
0
Symbol
DMACounter
Select
ITL_ATL_
DataSelect
DMARead
WriteSelect
HcDMAConfiguration register: bit description
HcTransferCounter register: bit description
Symbol
Counter
value
R/W
R/W
13
0
5
0
Rev. 05 — 24 December 2004
Description
0 — DMA counter not used. External EOT must be used
1 — enables the DMA counter for DMA transfer.
HcTransferCounter register must be filled with non-zero values for
DREQ to be raised after bit DMA Enable is set.
0 — ITL buffer RAM selected for ITL data
1 — ATL buffer RAM selected for ATL data
0 — read from the HC FIFO buffer RAM
1 — write to the HC FIFO buffer RAM
Description
The number of data bytes to be read to or written from RAM.
R/W
R/W
12
0
4
0
Counter value
Counter value
R/W
R/W
11
0
3
0
Embedded USB Host Controller
R/W
R/W
10
0
2
0
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
…continued
R/W
R/W
9
0
1
0
ISP1160
R/W
R/W
8
0
0
0
59 of 88

Related parts for ISP1160BD01TM