NAND01GR3B2CZA6E Micron Technology Inc, NAND01GR3B2CZA6E Datasheet - Page 18

no-image

NAND01GR3B2CZA6E

Manufacturer Part Number
NAND01GR3B2CZA6E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of NAND01GR3B2CZA6E

Cell Type
NAND
Density
1Gb
Access Time (max)
25us
Interface Type
Parallel
Boot Type
Not Required
Address Bus
8b
Operating Supply Voltage (typ)
1.8V
Operating Temp Range
-40C to 85C
Package Type
VFBGA
Program/erase Volt (typ)
1.7 to 1.95V
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
1.95V
Word Size
8b
Number Of Words
128M
Supply Current
20mA
Mounting
Surface Mount
Pin Count
63
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NAND01GR3B2CZA6E
Manufacturer:
ST
Quantity:
104
Part Number:
NAND01GR3B2CZA6E
Manufacturer:
Numonyx
Quantity:
70
Part Number:
NAND01GR3B2CZA6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
NAND01GR3B2CZA6E
0
Company:
Part Number:
NAND01GR3B2CZA6E
Quantity:
23 000
Bus operations
4.5
4.6
18/67
Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low,
and Command Latch Enable is Low. The data is output sequentially using the Read Enable
signal.
See
Write Protect
Write Protect bus operations are used to protect the memory against program or erase
operations. When the Write Protect signal is Low the device will not accept program or erase
operations and so the contents of the memory array cannot be altered. The Write Protect
signal is not latched by Write Enable to ensure protection even during power-up.
Standby
When Chip Enable is High the memory enters standby mode, the device is deselected,
outputs are disabled and power consumption is reduced.
Table 5.
1. Only for x16 devices.
2. WP must be V
Table 6.
1. Any additional address input cycles will be ignored.
Bus cycle
Command input
Bus operation
Address input
Write Protect
Data output
Data input
Figure 24
Standby
2
3
1
4
nd
st
rd
th
(1)
Bus operations
Address insertion, x8 devices
and
IH
I/O7
A19
A27
V
A7
when issuing a program or erase command.
IL
Table 25
V
V
V
V
V
E
X
IH
IL
IL
IL
IL
I/O6
A18
A26
V
AL
V
V
V
V
A6
X
X
IH
IL
IL
IL
IL
for details of the timings requirements.
V
CL
V
V
V
X
X
IH
IL
IL
IL
I/O5
A17
A25
V
A5
IL
Falling
V
V
V
R
X
X
IH
IH
IH
I/O4
A16
A24
V
A4
Rising
Rising
Rising
IL
V
W
X
X
IH
V
I/O3
A11
A15
A23
A3
WP
X
IL
V
V
X
X
D
(2)
IH
/V
IL
D
Data output
I/O0 - I/O7
Command
Data input
I/O2
Address
A10
A14
A22
A2
X
X
I/O1
A13
A21
NAND01G-B2C
A1
A9
I/O8 - I/O15
Data output
Data input
X
X
X
X
I/O0
A12
A20
A0
A8
(1)

Related parts for NAND01GR3B2CZA6E