CS8952-CQ Cirrus Logic Inc, CS8952-CQ Datasheet - Page 55

no-image

CS8952-CQ

Manufacturer Part Number
CS8952-CQ
Description
IC ETHNT 10/100 TXRX 5V 100-TQFP
Manufacturer
Cirrus Logic Inc
Type
Transceiverr
Datasheet

Specifications of CS8952-CQ

Mounting Type
Surface Mount
Protocol
MII
Voltage - Supply
4.75 V ~ 5.25 V
Package / Case
100-TQFP, 100-VQFP
Peak Reflow Compatible (260 C)
No
Supply Voltage
5V
Supply Voltage Max
5V
Transceiver Type
Ethernet
Leaded Process Compatible
No
No. Of Drivers
6
Interface Type
MII
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Drivers/receivers
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant, Contains lead / RoHS non-compliant
Other names
598-1205

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8952-CQ
Quantity:
5 510
Part Number:
CS8952-CQ
Manufacturer:
NEC
Quantity:
5 510
Part Number:
CS8952-CQ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-CQ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8952-CQZ
Manufacturer:
CIRRUS
Quantity:
921
Part Number:
CS8952-CQZ
Manufacturer:
CS
Quantity:
745
Part Number:
CS8952-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-CQZR
Manufacturer:
CIRRUS
Quantity:
17
Part Number:
CS8952-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
CrystalLAN™ 100BASE-X and 10BASE-T Transceiver
3
2
1
0
BIT
Rx Disable
LED1 Mode
LED4 Mode
Digital Reset
NAME
Read/Write 0
Read/Write 0
Read/Write 0
Read/Write 0
TYPE
RESET
When set, the receiver is disabled and no incoming
packets pass through the receiver. The link will
remain established and, if operating at 100 Mb/s, the
descrambler will remain locked. When clear, the
receiver is enabled.
If Rx Disable is set while a packet is being received,
reception is completed and no subsequent receive
packets are allowed until Rx Disable is cleared again.
Also, if Rx Disable is cleared while a packet is being
received, the receiver will remain disabled until the
end of the incoming packet. This prevents fragments
from being sent to the MAC.
Note: This bit is disabled, and writes to this bit are
ignored when the National Compatibility Mode bit of
the 10BASE-T Configuration Register (address 1Ch)
is set.
This bit defines the mode of Pin LED1. When this bit
is set, pin LED1 indicates Carrier Integrity Monitor
status as determined by the CIM Status bit in the Self
Status Register (address 19h). When this bit is clear,
LED1 indicates 10 Mb/s or 100 Mb/s transmission
activity.
This bit defines the mode of Pin LED4. When this bit
is set, pin LED4 indicates full duplex mode for
10 Mb/s or 100 Mb/s. When this bit is clear, LED4
indicates Polarity in 10 Mb/s mode or full-duplex in
100 Mb/s mode.
When set, this bit will reset all digital logic and regis-
ters to their initial values. The analog circuitry will not
be affected.
Note: This bit is disabled, and writes to this bit are
ignored when the National Compatibility Mode bit of
the 10BASE-T Configuration Register (address 1Ch)
is set.
DESCRIPTION
CS8952
55

Related parts for CS8952-CQ