TDA5230XT Infineon Technologies, TDA5230XT Datasheet - Page 124

no-image

TDA5230XT

Manufacturer Part Number
TDA5230XT
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of TDA5230XT

Operating Temperature (min)
-40C
Operating Temperature (max)
105C
Operating Temperature Classification
Industrial
Product Depth (mm)
4.4mm
Product Length (mm)
9.7mm
Lead Free Status / Rohs Status
Compliant
TDA523x
Functional Description
2.4.17
Interrupt Generation Unit
The Interrupt Generation Unit receives all possible interrupts and sets the NINT signal
based on the configuration of the Interrupt Mask register (IM). The Interrupt Status
register is set from the Interrupt Generation Unit, depending on which interrupt occurred.
The polarity of the interrupt that is routed to the NINT/NSTR Pin is defined in the CMC1
register. Please note that during power up and brown out reset, the polarity of the
NINT/NSTR Pin is always as described in
Chapter 2.4.2 Chip
Reset.
A Reset Event has the highest priority. It sets all bits in the Status register to “1” and sets
the Interrupt Pin to “0”. The first interrupt after the Reset Event will clear the Status
register and will set the Interrupt Pin to “1”, even if this interrupt is masked.
A wake up interrupt clears the FsyncA, FsyncB and the complementary wake up Flag. A
Fsync Interrupt clears the EOMA, EOMB, MIDA, MIDB and the complementary Fsync
Flag.
The Interrupt Status register is always cleared after it is read via SPI.
It is not possible to disable the Power On Reset Indicator Interrupt using the Interrupt
Mask register.
IS
Interrupt-Mask
IM
NINTPOL
Interrupt-Signalling
Reset
Data Clock
NINT
from Digital
Receiver
PIN Function
NINTNSTRSEL
NINT/NSTR Pin
Figure 64
Interrupt Generation Unit
Data Sheet
120
Version 4.0, 2007-06-01

Related parts for TDA5230XT