ATmega48 Atmel Corporation, ATmega48 Datasheet - Page 23

no-image

ATmega48

Manufacturer Part Number
ATmega48
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega48

Flash (kbytes)
4 Kbytes
Pin Count
32
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
12
Hardware Qtouch Acquisition
No
Max I/o Pins
23
Ext Interrupts
24
Usb Speed
No
Usb Interface
No
Spi
2
Twi (i2c)
1
Uart
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
0.5
Eeprom (bytes)
256
Self Program Memory
NO
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
6
Input Capture Channels
1
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATmega48-10AU
Manufacturer:
FEVA
Quantity:
30 000
Part Number:
ATmega48-15AT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega48-15AT1
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega48-15AT1
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega48-15AZ
Manufacturer:
ATMEL
Quantity:
3 500
Part Number:
ATmega48-15AZ
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega48-15AZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega48-15AZV
Manufacturer:
MICROCHIP
Quantity:
3 100
Part Number:
ATmega48-15AZV
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega48-20AI
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega48-20AU
Manufacturer:
ATMEL
Quantity:
6 460
Part Number:
ATmega48-20AU
Manufacturer:
Atmel
Quantity:
1 300
Part Number:
ATmega48-20AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
ATmega48-20AU
Quantity:
2 500
2545T–AVR–05/11
While EEPE is set, any write to EEPMn will be ignored. During reset, the EEPMn bits will be
reset to 0b00 unless the EEPROM is busy programming.
Table 8-1.
• Bit 3 – EERIE: EEPROM ready interrupt enable
Writing EERIE to one enables the EEPROM Ready Interrupt if the I-bit in SREG is set. Writing
EERIE to zero disables the interrupt. The EEPROM Ready interrupt generates a constant inter-
rupt when EEPE is cleared. The interrupt will not be generated during EEPROM write or SPM.
• Bit 2 – EEMPE: EEPROM master write enable
The EEMPE bit determines whether setting EEPE to one causes the EEPROM to be written.
When EEMPE is set, setting EEPE within four clock cycles will write data to the EEPROM at the
selected address If EEMPE is zero, setting EEPE will have no effect. When EEMPE has been
written to one by software, hardware clears the bit to zero after four clock cycles. See the
description of the EEPE bit for an EEPROM write procedure.
• Bit 1 – EEPE: EEPROM write enable
The EEPROM Write Enable Signal EEPE is the write strobe to the EEPROM. When address
and data are correctly set up, the EEPE bit must be written to one to write the value into the
EEPROM. The EEMPE bit must be written to one before a logical one is written to EEPE, other-
wise no EEPROM write takes place. The following procedure should be followed when writing
the EEPROM (the order of steps three and four is not essential):
1. Wait until EEPE becomes zero.
2. Wait until SELFPRGEN in SPMCSR becomes zero.
3. Write new EEPROM address to EEAR (optional).
4. Write new EEPROM data to EEDR (optional).
5. Write a logical one to the EEMPE bit while writing a zero to EEPE in EECR.
6. Within four clock cycles after setting EEMPE, write a logical one to EEPE.
The EEPROM can not be programmed during a CPU write to the flash memory. The software
must check that the Flash programming is completed before initiating a new EEPROM write.
Step two is only relevant if the software contains a Boot Loader allowing the CPU to program the
Flash. If the Flash is never being updated by the CPU, step two can be omitted. See
loader support – Read-while-write self-programming, Atmel ATmega88 and Atmel ATmega168”
on page 269
Caution: An interrupt between step five and step six will make the write cycle fail, since the
EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is
interrupting another EEPROM access, the EEAR or EEDR Register will be modified, causing the
interrupted EEPROM access to fail. It is recommended to have the Global Interrupt Flag cleared
during all the steps to avoid these problems.
EEPM1
0
0
1
1
for details about Boot programming.
EEPM0
EEPROM mode bits.
0
1
0
1
Programming
3.4ms
1.8ms
1.8ms
time
Operation
Erase and write in one operation (atomic operation)
Erase only
Write only
Reserved for future use
ATmega48/88/168
“Boot
23

Related parts for ATmega48