SAM9261 Atmel Corporation, SAM9261 Datasheet - Page 128

no-image

SAM9261

Manufacturer Part Number
SAM9261
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9261

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Ssc
3
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
160
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No/Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM9E-S Coprocessor Interface
6.5
6-12
Interlocked MCR
ARM processor pipeline
LATECANCEL
WDATA[31:0]
RDATA[31:0]
INSTR[31:0]
CHSD[1:0]
CHSE[1:0]
InMREQ
(MCR)
(MRC)
PASS
CLK
the Decode stage of the coprocessor pipeline, and remains there until it can enter the
Execute stage.
Figure 6-5 gives an example of an interlocked MCR.
If the data for an
first Decode cycle, the ARM9E-S pipeline interlocks for one or more cycles until the
data is available. An example of this is where the register being transferred is the
destination from a preceding
Copyright © 2000 ARM Limited. All rights reserved.
MCR
operation is not available inside the ARM9E-S pipeline during its
LDR
instruction. In this situation the
Figure 6-5 ARM9E-S interlocked MCR
MCR
instruction enters
ARM DDI 0165B

Related parts for SAM9261