LPC2930 NXP Semiconductors, LPC2930 Datasheet - Page 28

The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2

LPC2930

Manufacturer Part Number
LPC2930
Description
The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2930FBD208
Manufacturer:
PHI
Quantity:
103
Part Number:
LPC2930FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2930FBD208551
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
LPC2930FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 13.
LPC2930_3
Product data sheet
Pin name
USB_CONNECT2 O
USB_UP_LED2
USB_PWRD2
USB_PPWR2
USB_OVRCR2
USB OTG port pins
6.10.1 General subsystem clock description
6.10.2 Chip and feature identification
6.10.3 System Control Unit (SCU)
6.10.4 Event router
6.9.5 Clock description
6.10 General subsystem
Direction
O
I
O
I
Access to the USB registers is clocked by the CLK_SYS_USB, derived from
BASE_SYS_CLK, see
the USB block, BASE_USB_CLK and BASE_USB_I2C_CLK (see
The general subsystem is clocked by CLK_SYS_GESS, see
The Chip/Feature ID (CFID) module contains registers which show and control the
functionality of the chip. It contains an ID to identify the silicon and also registers
containing information about the features enabled or disabled on the chip.
The key features are:
The CFID has no external pins.
The system control unit contains system-related functions. The key feature is
configuration of the I/O port-pins multiplexer. It defines the function of each I/O pin of the
LPC2930. The I/O pin configuration should be consistent with peripheral function usage.
The SCU has no external pins.
The event router provides bus-controlled routing of input events to the vectored interrupt
controller for use as interrupt or wake-up signals.
Key features:
Identification of product
Identification of features enabled
Up to 22 level-sensitive external interrupt pins, including the receive pins of SPI, CAN,
LIN, and UART, as well as the I
Input events can be used as interrupt source either directly or latched
(edge-detected).
Direct events disappear when the event becomes inactive.
Latched events remain active until they are explicitly cleared.
Description
SoftConnect control signal
GoodLink LED control signal
port power status
port power enable
over-current status
All information provided in this document is subject to legal disclaimers.
Section
Rev. 03 — 16 April 2010
6.6.2. The CGU1 provides two independent base clocks to
2
C-bus SCL pins plus three internal event sources.
ARM9 microcontroller with CAN, LIN, and USB
Interfacing
-
-
USB host
USB host
USB host
Section
Section
6.6.2.
LPC2930
© NXP B.V. 2010. All rights reserved.
6.14.3).
28 of 98

Related parts for LPC2930