LPC2930 NXP Semiconductors, LPC2930 Datasheet - Page 53

The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2

LPC2930

Manufacturer Part Number
LPC2930
Description
The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocksoperating at frequencies of up to 125 MHz, Full-speed USB 2
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2930FBD208
Manufacturer:
PHI
Quantity:
103
Part Number:
LPC2930FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2930FBD208551
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
LPC2930FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2930_3
Product data sheet
Fig 14. PLL block diagram
input clock
6.14.2.3 Pin description
Triple output phases:
clock outputs can be enabled by setting register P23EN to logic 1, thus giving three clocks
with a 120° phase difference. In this mode all three clocks generated by the analog
section are sent to the output dividers. When the PLL has not yet achieved lock the
second and third phase output dividers run unsynchronized, which means that the phase
relation of the output clocks is unknown. When the PLL LOCK register is set the second
and third phase of the output dividers are synchronized to the main output clock CLKOUT
PLL, thus giving three clocks with a 120° phase difference.
Direct output mode:
clock is divided by 2, 4, 8 or 16 depending on the value on the PSEL[1:0] input, giving an
output clock with a 50 % duty cycle. If a higher output frequency is needed the CCO clock
can be sent directly to the output by setting DIRECT to logic 1. Since the CCO does not
directly generate a 50 % duty cycle clock, the output clock duty cycle in this mode can
deviate from 50 %.
Power-down control:
consumption when the PLL clock is not needed. This is enabled by setting the PD control
register bit. In this mode the analog section of the PLL is turned off, the oscillator and the
phase-frequency detector are stopped and the dividers enter a reset state. While in
Power-down mode the LOCK output is low, indicating that the PLL is not in lock. When
Power-down mode is terminated by clearing the PD control-register bit the PLL resumes
normal operation, and makes the LOCK signal high once it has regained lock on the input
clock.
The CGU0 module in the LPC2930 has the pins listed in
Table 27.
Symbol
XOUT_OSC
XIN_OSC
CCO
CGU0 pins
All information provided in this document is subject to legal disclaimers.
bypass
In normal operating mode (with DIRECT set to logic 0) the CCO
Direction
OUT
IN
A Power-down mode has been incorporated to reduce power
Rev. 03 — 16 April 2010
For applications that require multiple clock phases two additional
MSEL bits
PSEL bits
/ 2PDIV
/ MDIV
Description
Oscillator crystal output
Oscillator crystal input or external clock input
ARM9 microcontroller with CAN, LIN, and USB
direct
clkout
Table 27
P23EN bit
P23
below.
LPC2930
© NXP B.V. 2010. All rights reserved.
clkout120
clkout240
clkout
002aad833
53 of 98

Related parts for LPC2930