S2050 AMCC (Applied Micro Circuits Corp), S2050 Datasheet - Page 4

no-image

S2050

Manufacturer Part Number
S2050
Description
Bicmos Pecl Clock Gigabit Ethernet Chipset
Manufacturer
AMCC (Applied Micro Circuits Corp)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2050
Manufacturer:
ST
0
Part Number:
S2050A
Manufacturer:
AMCC
Quantity:
1 831
Part Number:
S2050A
Manufacturer:
AMCC
Quantity:
325
Figure 5. Functional Waveform
S2050 RECEIVER
Architecture/Functional Description
The S2050 receiver is designed to implement the
802.3z specification receiver functions. A block dia-
gram showing the basic chip function is provided in
Figure 4.
Whenever a signal is present, the S2050 attempts to
achieve synchronization on both bit and transmission-
word boundaries of the received encoded bit stream.
Received data from the incoming bit stream is pro-
vided on the device’s parallel data outputs.
The S2050 accepts serial encoded data from a fiber
optic or coaxial cable interface. The serial input stream
is the result of the serialization of 8B/10B encoded
data by a compatible transmitter. Clock recovery is
performed on-chip, with the output data presented to
the transmission layer as 10- or 20-bit parallel data.
The chip operates at the Gigabit Ethernet frequency
of 1250 Mbps.
4
1. A.X. Widmer and P.A. Franaszek, “A Byte-Oriented DC Balanced (0,4) 8B/10B Transmission Code,” IBM Research Report RC 9391,
S2046/S2050
S
2
0
4
6
S
2
0
5
0
May 1982.
PARALLEL
DATA BUS
(Output)
REFCLK
(Input)
SERIAL DATA
RCLK
(Output)
SYNC
(Output)
PARALLEL
DATA BUS
(Input)
of Data
Byte 1
K28.5,
Byte 2, 3
of Data
K28.5
Byte 4, 5
of Data
D1
D2
Byte 6, 7
of Data
of Data
Byte 1
K28.5,
D3
D4
Byte 8, 9
of Data
Byte 2, 3
of Data
D5
Serial/Parallel Conversion
Serial data is received on the RX, RY pins. The PLL
clock recovery circuit will lock to the data stream if
the clock to be recovered is within 100 PPM of the
internally generated bit rate clock. The recovered clock
is used to retime the input data stream. The data is
then clocked into the serial to parallel output regis-
ters. The parallel data out can be either 10 or 20 bits
wide determined by the state of the DWS pin. The
word clock (RCLKN) is synchronized to the incoming
data stream word boundary by the detection of the
COMMA synchronization pattern (0011111XXX, positive
running disparity).
10-Bit/20-Bit Mode
The S2050 will operate with either 10-bit or 20-bit par-
allel data outputs. This option is selectable via the
DWS pin. See Tables 2 and 3. In 10-bit mode, the
10:bit data word is output on D[10:19], and D[0:9] are
driven to the logic high state.
D6
11 of Data
Byte 10,
Byte 4, 5
D7
of Data
13 of Data
D8
Byte 12,
Byte 6, 7
of Data
D9
GIGABIT ETHERNET CHIPSET
Byte 14,15
D10
of Data
Byte 8, 9
D11
of Data
D12
Byte 16
of Data
K28.5
March 29, 2000 / Revision B
11 of Data
D13
Byte 10,
D14
13 of Data
D15
Byte 12,
K28.5 D16
Byte 14,15
of Data

Related parts for S2050