lan9312 Standard Microsystems Corp., lan9312 Datasheet - Page 345

no-image

lan9312

Manufacturer Part Number
lan9312
Description
Lan9312 High Performance Two Port 10/100 Managed Ethernet Switch With 32-bit Non-pci Cpu Interface
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9312-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9312-NZW
Manufacturer:
Standard
Quantity:
143
Part Number:
lan9312-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9312
14.5.2.23
BITS
31:8
6:2
7
1
0
RESERVED
MAC Counter Test
When set, TX and RX counters that normally clear to 0 when read, will be
set to 7FFF_FFFCh when read with the exception of the
Receive Packet Length Count Register
MAC Transmit Packet Length Count Register
and
(MAC_RX_GOODPKTLEN_CNT_x)
7FFF_FF80h.
IFG Config
These bits control the transmit inter-frame gap.
IFG bit times = (IFG Config *4) + 12
TX Pad Enable
When set, packets shorter than 64 bytes are padded with zeros if needed
and a FCS is appended. Packets that are 60 bytes or less will become 64
bytes. Packets that are 61, 62, and 63 bytes will become 65, 66, and 67
bytes respectively.
TX Enable
When set, the transmit port is enabled. When cleared, the transmit port is
disabled.
Port x MAC Transmit Configuration Register (MAC_TX_CFG_x)
This read/write register configures the transmit packet parameters of the port.
Port x MAC Receive Good Packet Length Count Register
Register #:
Port0: 0440h
Port1: 0840h
Port2: 0C40h
DESCRIPTION
counters which will be set to
DATASHEET
(MAC_RX_PKTLEN_CNT_x),
345
(MAC_TX_PKTLEN_CNT_x),
Size:
Port x MAC
32 bits
Port x
TYPE
R/W
R/W
R/W
R/W
RO
Revision 1.2 (04-08-08)
DEFAULT
10101b
0b
1b
1b
-

Related parts for lan9312