pdi1394p23 NXP Semiconductors, pdi1394p23 Datasheet - Page 7

no-image

pdi1394p23

Manufacturer Part Number
pdi1394p23
Description
2-port/1-port 400 Mbps Physical Layer Interface
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pdi1394p23BD
Manufacturer:
PHILIPS
Quantity:
13
Part Number:
pdi1394p23BD
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
pdi1394p23BD
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
pdi1394p23BD-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
pdi1394p23BD-T
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Philips Semiconductors
2001 Sep 06
PLLGND
PLLV
R0
R1
RESET
SYSCLK
TEST0
TPA0+,
TPA1+
TPA0–,
TPA1–
TPB0+,
TPB1+
TPB0–,
TPB1–
TPBIAS0,
TPBIAS1
TWOPORT
XI
XO
2-port/1-port 400 Mbps physical layer interface
Name
DD
CMOS 5V tol
Pin Type
Crystal
Supply
Supply
CMOS
CMOS
Cable
Cable
Cable
Cable
Cable
Bias
Numbers
57, 58
56
40
41
53
2
29
37
46
36
45
35
44
34
43
38
47
27
59
60
LQFP
Pin
Numbers
LFBGA
E1, D3
D1, D4
D5
A4
C1
H2
C8
B5
B3
B6
A3
C6
C4
A7
B4
A6
A2
D7
E2
E3
Ball
I/O
I/O
I/O
I/O
I/O
I/O
O
I
I
PLL circuit ground terminals. These terminals should be tied together to
the low impedance circuit board ground plane.
PLL circuit power terminals. A combination of high frequency decoupling
capacitors near each terminal are suggested, such as paralleled 0.1 F
and 0.001 F. This supply terminals is separated from DV
internal to the device to provide noise isolation. They should be tied at a
low impedance point on the circuit board.
Current setting resistor pins. These pins are connected to an external
resistor to set the internal operating currents and cable driver output
currents. A resistance of 6.34 k
1394–1995 Std. output voltage limits.
Logic reset input. Asserting this terminal low resets the internal logic. An
internal pull-up resistor to V
delay capacitor is required for proper power-up operation. For more
information, refer to Section 17.2. This input is otherwise a standard
Schmitt logic input, and can also be driven by an open-drain type driver.
System clock output. Provides a 49.152 MHz clock signal, synchronized
with data transfers, to the LLC.
Test control input. This input is used in manufacturing tests of the
PDI1394P23. For normal use, this terminal should be tied to GND.
Twisted-pair cable A differential signal terminals. Board traces from each
pair of positive and negative differential signal terminals should be kept
matched and as short as possible to the external load resistors and to
matched and as short as possible to the external load resistors and to
the cable connector. TPA1+ and TPA1– can be left unconnected if the
TWOPORT pin is tied to DGND.
Twisted-pair cable B differential signal terminals. Board traces from each
pair of positive and negative differential signal terminals should be kept
matched and as short as possible to the external load resistors and to
matched and as short as possible to the external load resistors and to
the cable connector. TPB1+ and TPB1– can be left unconnected if the
TWOPORT pin is tied to DGND.
Twisted-pair bias output. This provides the 1.86V nominal bias voltage
needed for proper operation of the twisted-pair cable drivers and
receivers, and for signaling to the remote nodes that there is an active
cable connection. These terminals must be decoupled with a
0.3 F–1 F capacitor to ground. TPBIAS1 can be left unconnected if
the TWOPORT pin is tied to DGND.
One/two port selector pin. This pin should be tied to DV
operation and tied to DGND for one port operation. When tied to DV
both ports 0 and 1 are operational. When tied to DGND, port 0 is
operational and port 1 is disabled.
Crystal oscillator inputs. These terminals connect to a 24.576 MHz
parallel resonant fundamental mode crystal. The optimum values for the
external shunt capacitors are dependent on the specifications of the
crystal used. Can also be driven by an external clock generator (leave
XO unconnected in this case and start supplying the external clock
before resetting the PDI1394P23). For more information, refer to
Section 17.5
7
DD
Description
is provided so only an external
1% is required to meet the IEEE
PDI1394P23
DD
DD
Preliminary data
for two port
and AV
DD
DD
,

Related parts for pdi1394p23