mc9s12uf32 Freescale Semiconductor, Inc, mc9s12uf32 Datasheet - Page 94

no-image

mc9s12uf32

Manufacturer Part Number
mc9s12uf32
Description
System Chip Guide V01.05
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s12uf32PB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12uf32PBE
Manufacturer:
XILINX
Quantity:
101
Part Number:
mc9s12uf32PBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12uf32PU
Manufacturer:
ST
Quantity:
6 200
Part Number:
mc9s12uf32PU
Manufacturer:
FREESCALE
Quantity:
4 753
Part Number:
mc9s12uf32PU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12uf32PU
Manufacturer:
FREESCALE
Quantity:
4 753
Part Number:
mc9s12uf32PU
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc9s12uf32PUE
Manufacturer:
NXP
Quantity:
1 001
Part Number:
mc9s12uf32PUE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc9s12uf32PVE
Manufacturer:
FREESCAL
Quantity:
850
System on a Chip Guide — 9S12UF32DGV1/D V01.05
The USB 2.0 Physical Layer (USB20PHY) is an analog plus high speed digital hard block.
The register spaces for the USB20D6E2F is located at addresses $0300-$03FF.
Section 21 Voltage Regulator (VREG_U) Block Description
Consult the VREG_U Block Guide for information about the voltage regulator.
21.1 Device-specific information
The VREG_U is part of the IPBus domain.
In 64-pin LQFP package version, the regulator enable pin (VREGEN) is not available externally and is
connected internally to VDDR.
Section 22 Schematic and PCB Layout Design
Recommendations
This section provides recommendations for schematic and PCB layout design for implementing an USB
interface with the MC9S12UF32 microcontroller unit (MCU).
22.1 Schematic Design with the MC9S12UF32 and a USB interface
Figure 22-1 is a schematic of a MC9S12UF32 64-pin package minimum system implementation
configured in single-chip mode and utilizing the internal voltage regulator. Same connections can be used
with MC9S12UF32 100-pin package. The schematic provides a reference for the following
MC9S12UF32 design items:
To configure the MC9S12UF32 in normal single-chip mode, the MODC, MODB, and MODA pins should
be configured as documented in the device overview chapter of this book.
94
Operation mode
Clocks
Power
USB connector (CON1)
Background debug connector (CON2)
Freescale Semiconductor

Related parts for mc9s12uf32