mt9v112 Micron Semiconductor Products, mt9v112 Datasheet - Page 52

no-image

mt9v112

Manufacturer Part Number
mt9v112
Description
1/6-inch Soc Vga Cmos Digital Image Sensor
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9V112
Manufacturer:
MICRON
Quantity:
20
Part Number:
mt9v112I2ASTC ES
Manufacturer:
MICRON
Quantity:
5
Appendix A
Serial Bus Description
through the two-wire serial interface bus. The sensor is
a serial interface slave controlled by the serial clock
(SCLK), which is driven by the serial interface master.
Data is transferred in and out of the MT9V112 through
the serial data (S
to V
the master device can pull the S
serial interface protocol determines which device is
allowed to pull the S
Protocol
ent transmission codes, as follows:
different addresses in case of conflict with another
device. If S
address is 0x90; if S
slave address is 0xBA. See Table 22.
T able 22: T wo-Wire Interface ID
Sequence
master sending a start bit. After the start bit, the mas-
ter sends the 8-bit slave device address. The last bit of
the address determines if the request is a READ or a
WRITE, where a “0” indicates a WRITE and a “1” indi-
cates a REA D. The slave device acknowledges its
address by sending an acknowledge bit back to the
master.
bit register address for where a write should take place.
The slave sends an acknowledge bit to indicate that the
09005aef8154a39d/09005aef8175e6cc
MT9V112_2.fm- Rev. A 1/05 EN
SADDR
Registers are written to and read from the MT9V112
The two-wire serial interface defines several differ-
• a start bit
• a(an) (no) acknowledge bit
• an 8-bit message
• a stop bit
• the slave device 8-bit address
S
A typical read or write sequence begins with the
If the request was a write, the master transfers the 8-
ADDR
DD
0
0
1
1
Q off-chip by a 1.5K: resistor. Either the slave or
and R13:0[10] are used to select between two
A DDR
R13:0[10]
Address Switching
DATA
0
1
0
1
XOR R13:0[10] is LOW , the slave
DATA
A DDR
) line. The S
line down at any given time.
XOR R13:0[10] is HIGH, the
TWO-WIRE INTERFACE
DATA
DATA
ADDRESS ID
0xBA
0xBA
0x90
0x90
line is pulled up
line down—the
52
SOC VGA DIGITAL IMAGE SENSOR
register address has been received. The master then
transfers the data, 8 bits at a time, with the slave send-
ing an acknowledge bit after each eight bits.
ters, thus requiring two 8-bit transfers to write to one
register. After 16 bits are transferred, the register
address is automatically incremented, so that the next
16 bits are written to the next register address. The
master stops writing by sending a start or stop bit.
master sends the write mode slave address and 8-bit
register address, just as in the write request. The mas-
ter then sends a start bit and the read mode slave
address. The master clocks out the register data, eight
bits at a time, and sends an acknowledge bit after each
8-bit transfer. The register address is auto-incre-
mented after every 16 bits is transferred. The data
transfer is stopped when the master sends a no-
acknowledge bit.
Bus Idle State
are HIGH. Control of the bus is initiated with a start
bit, and the bus is released with a stop bit. Only the
master can generate the start and stop bits.
Start Bit
of the data line while the clock line is HIGH.
Stop Bit
of the data line while the clock line is HIGH.
Slave Address
consists of 7 bits of address and 1 bit of direction. A “0”
in the LSB of the address indicates write mode, and a
“1” indicates read mode. The write address of the sen-
sor is 0xBA ; the read address is 0xBB. This applies only
when the S
Data Bit Transfer
The serial interface clock pulse is provided by the mas-
ter. The data must be stable during the HIGH period of
the two-wire serial interface clock—it can only change
when the serial clock is LOW . Data is transferred 8 bits
at a time, followed by an acknowledge bit.
The MT9V112 uses 16-bit data for its internal regis-
A typical read sequence is executed as follows. The
The bus is idle when both the data and clock lines
The start bit is defined as a HIGH-to-LOW transition
The stop bit is defined as a LOW -to-HIGH transition
The 8-bit address of a two-wire serial interface device
One data bit is transferred during each clock pulse.
Micron Technology, Inc., reserves the right to change products or specificat ions wit hout not ice.
ADDR
is set HIGH.
©2004 Micron Technology, Inc. All rights reserved.
PRELIMINARY
MT9V112

Related parts for mt9v112