npe405h Applied Micro Circuits Corporation (AMCC), npe405h Datasheet - Page 46

no-image

npe405h

Manufacturer Part Number
npe405h
Description
Powernp Npe405h Embedded Processor
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet
NPe405H – PowerNP NPe405H Embedded Processor
Table 6. Signal Functional Description (Sheet 4 of 9)
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-up and Pull-down Resistors” on page 42 for recommended termination values.
3. Must pull down. See “Pull-up and Pull-down Resistors” on page 42 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull up or pull down as required.
7. Pull-up may be required. See “External Peripheral Bus Control Signals” on page 42.
46
SDRAM Interface
[PHY1RxDV][PHY1CrS3DV]
DS2011
PHY0RxDV[PHY0CrS1DV]
[PHY1CrS][PHY1CrS2DV]
[PHY1RxErr][PHY1Rx2Er]
PHY0TxClk[PHY0RefClk]
PHY0RxErr[PHY0Rx0Er]
[PHY1Col][PHY1Rx3Er]
MemAddr00:31
MemAddr12:00
Signal Name
[PHY1RxClk]
[PHY1TxClk]
DQM0:3
BA1:0
RAS
CAS
Receive Data Valid. Data on the Data Bus is valid when this
signal is activated. Deassertion of this signal indicates end of
the frame reception (MII 0).
or
Carrier sense data valid ([RMII 1])
Receive Error. This signal comes from the PHY and is
synchronous with PHY0RxClk (MII 0 [RMII 0]).
Transmit medium clock. This signal is generated the PHY
([MII 0]).
or
Reference Clock [RMII and SMII].
Collision [receive error] signal from the PHY. This is an
asynchronous signal ([MII 1]).
or
Receive Error. This signal comes from the PHY and is
synchronous with PHY1RxClk ([RMII 3]).
Carrier Sense signal from the PHY. This is an asynchronous
signal ([MII 1]).
or
Carrier Sense Data Valid ([RMII 2]).
Receiver medium clock. This signal is generated by the PHY
([MII 1]).
Receive Data Valid ([MII 1]).
or
Carrier Sense Data Valid ([RMII 3]).
Receive Error. This signal comes from the PHY and is
synchronous with PHY1RxClk ([MII 1][RMII 2]).
Transmit medium clock. This signal is generated the PHY
([MII 1]).
Memory Data bus
Notes:
1. MemAddr00 is the most significant bit (msb).
2. MemData31 is the least significant bit (lsb).
Memory Address bus.
Notes:
1. MemAddr12 is the most significant bit (msb).
2. MemAddr00 is the least significant bit (lsb).
Bank Address supporting up to 4 internal banks
Row Address Strobe.
Column Address Strobe.
DQM for byte lane 0 (MemAddr00:7),
1 (MemAddr08:15),
2 (MemData16:23), and
3 (MemData24:31)
Description
Revision 1.02 – November 16, 2007
I/O
I/O
O
O
O
O
O
I
I
I
I
I
I
i
I
I
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
Type
Data Sheet
AMCC Proprietary
Notes
1, 5
1, 5
1, 4
1, 5
1, 4
1, 4

Related parts for npe405h