HD6475328-CP10 HITACHI [Hitachi Semiconductor], HD6475328-CP10 Datasheet - Page 291

no-image

HD6475328-CP10

Manufacturer Part Number
HD6475328-CP10
Description
original Hitachi CMOS microcomputer unit (MCU)
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet
15.2.2 A/D Control/Status Register (ADCSR)—H'FFE8
Bit
Initial value
Read/Write
* Software can write a 0 in bit 7 to clear the flag, but cannot write a 1 in this bit.
The A/D control/status register (ADCSR) is an 8-bit readable/writable register that controls the
operation of the A/D converter module.
The ADCSR is initialized to H'00 at a reset and in the standby modes.
Bit 7—A/D End Flag (ADF): This status flag indicates the end of one cycle of A/D conversion.
Bit 7
ADF
0
1
Bit 6—A/D Interrupt Enable (ADIE): This bit selects whether to request an A/D interrupt
(ADI) when A/D conversion is completed.
Bit 6
ADIE
0
1
Description
This bit is cleared from 1 to 0 when:
1. The chip is reset or placed in a standby mode.
2. The CPU reads the ADF bit, then writes a “0” in this bit.
3. An A/D interrupt is served by the data transfer controller (DTC).
This bit is set to 1 at the following times:
1. Single mode: when one A/D conversion is completed.
2. Scan mode: when inputs on all selected channels have been converted.
Description
The A/D interrupt request (ADI) is disabled.
The A/D interrupt request (ADI) is enabled.
R/(W)*
ADF
7
0
ADIE
R/W
6
0
ADST
R/W
5
0
SCAN
277
R/W
4
0
CKS
R/W
3
0
CH2
R/W
2
0
(Initial value)
(Initial value)
CH1
R/W
1
0
CH0
R/W
0
0

Related parts for HD6475328-CP10