HD6475328-CP10 HITACHI [Hitachi Semiconductor], HD6475328-CP10 Datasheet - Page 305

no-image

HD6475328-CP10

Manufacturer Part Number
HD6475328-CP10
Description
original Hitachi CMOS microcomputer unit (MCU)
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet
Bit
Initial value
Read/Write
16.1.2 Register Configuration
The on-chip RAM is controlled by the register described in table 16-1.
Table 16-1 RAM Control Register
Name
RAM control register
16.2 RAM Control Register (RAMCR)
The RAM control register (RAMCR) is an 8-bit register that enables or disable the on-chip RAM.
Bit 7—RAM Enable (RAME): This bit enables or disables the on-chip RAM.
The RAME bit is initialized on the rising edge of the signal. It is not initialized in the software
standby mode.
Bit 7
RAME
0
1
Bits 6 to 0—Reserved: These bits cannot be modified and are always read as 1.
16.3 Operation
16.3.1 Expanded Modes (Modes 1, 2, 3, and 4)
If the RAME bit is set to 1, accesses to addresses H'FB80 to H'FF7F are directed to the on-chip
RAM. If the RAME bit is cleared to 0, accesses to addresses H'FB80 to H'FF7F are directed to
the external data bus.
Description
On-chip RAM is disabled.
On-chip RAM is enabled.
RAME
R/W
7
1
Abbreviation
RAMCR
6
1
5
1
R/W
R/W
292
4
1
Initial Value
H'FF
3
1
(Initial value)
Address
H'FFF9
2
1
1
1
0
1

Related parts for HD6475328-CP10