W9751G6KB WINBOND [Winbond], W9751G6KB Datasheet - Page 24

no-image

W9751G6KB

Manufacturer Part Number
W9751G6KB
Description
8M ? 4 BANKS ? 16 BIT DDR2 SDRAM
Manufacturer
WINBOND [Winbond]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W9751G6KB-18
Manufacturer:
WINBOND
Quantity:
7 600
Part Number:
W9751G6KB-18
Manufacturer:
Winbond
Quantity:
9 680
Company:
Part Number:
W9751G6KB-18
Quantity:
245
Company:
Part Number:
W9751G6KB-18
Quantity:
20 000
Part Number:
W9751G6KB-25
Manufacturer:
ISSI
Quantity:
3 140
Part Number:
W9751G6KB-25
Manufacturer:
Winbond Electronics
Quantity:
10 000
Part Number:
W9751G6KB-25
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W9751G6KB-25
Quantity:
98
Company:
Part Number:
W9751G6KB-25
Quantity:
20
Company:
Part Number:
W9751G6KB-25
Quantity:
203
7.4.2
Burst mode operation is used to provide a constant flow of data to memory locations (write cycle), or
from memory locations (read cycle). The parameters that define how the burst mode will operate are
burst sequence and burst length. The DDR2 SDRAM supports 4 bit and 8 bit burst modes only. For 8
bit burst mode, full interleave address ordering is supported, however, sequential address ordering is
nibble based for ease of implementation. The burst length is programmable and defined by MR A[2:0].
The burst type, either sequential or interleaved, is programmable and defined by MR [A3]. Seamless
burst read or write operations are supported.
DQS/DQS
DQS/DQS
CLK /CLK
CLK/CLK
CMD
CMD
Burst mode operation
DQ
DQ
-1
-1
where AL = 2 and CL = 3, RL = (AL + CL) = 5, WL = (RL - 1) = 4, BL = 4
where AL = 0 and CL = 3, RL = (AL + CL) = 3, WL = (RL - 1) = 2, BL = 4
Figure 14 – Example 1: Read followed by a write to the same bank,
Figure 15 – Example 2: Read followed by a write to the same bank,
A-Bank
Active
A-Bank
Active
0
[AL = 2 and CL = 3, RL = (AL + CL) = 5, WL = (RL - 1) = 4, BL = 4]
AL = 0 and CL = 3, RL = (AL + CL) = 3, WL = (RL - 1) = 2, BL = 4]
0
A-Bank
≥ t
Read
1
RCD
≥ t
1
RCD
AL=2
2
2
A-Bank
AL=0
Read
3
3
RL=AL+CL=5
RL=AL+CL=3
CL=3
4
4
A-Bank
CL=3
Write
- 24 -
5
5
6
6
Dout0
Dout0 Dout1 Dout2 Dout3
Dout1 Dout2 Dout3
A-Bank
Write
WL=RL-1=4
7
7
Publication Release Date: Dec. 09, 2011
WL=RL-1=2
8
8
Din0
Din0
9
9
Din1
W9751G6KB
Din1
10
Din2
Din2
10
Din3
Din3
11
11
Revision A01
12
12

Related parts for W9751G6KB