EDD5108AFTA_06 ELPIDA [Elpida Memory], EDD5108AFTA_06 Datasheet - Page 22

no-image

EDD5108AFTA_06

Manufacturer Part Number
EDD5108AFTA_06
Description
512M bits DDR SDRAM
Manufacturer
ELPIDA [Elpida Memory]
Datasheet
Auto-refresh command [REF]
This command executes auto-refresh. The banks and the ROW addresses to be refreshed are internally determined
by the internal refresh controller. The average refresh cycle is 7.8 μs. The output buffer becomes high-Z after auto-
refresh start. Precharge has been completed automatically after the auto-refresh. The ACT or MRS command can
be issued tRFC after the last auto-refresh command.
Self-refresh entry [SELF]
This command starts self-refresh. The self-refresh operation continues as long as CKE is held low. During the self-
refresh operation, all ROW addresses are repeated refreshing by the internal refresh controller. A self-refresh is
terminated by a self-refresh exit command.
Power down mode entry [PDEN]
tPDEN (= 1 cycle) after the cycle when [PDEN] is issued. The DDR SDRAM enters into power-down mode. In
power down mode, power consumption is suppressed by deactivating the input initial circuit. Power down mode
continues while CKE is held low. No internal refresh operation occurs during the power down mode. [PDEN] do not
disable DLL.
Self-refresh exit [SELFX]
This command is executed to exit from self-refresh mode.
satisfied.To issue read command, tSRD has to be satisfied to adjust DOUT timing by DLL. (200 cycles after
[SELFX]) After the exit, input auto-refresh command within 7.8 μs.
Power down exit [PDEX]
The DDR SDRAM can exit from power down mode tPDEX (1 cycle min.) after the cycle when [PDEX] is issued.
Data Sheet E0699E50 (Ver. 5.0)
22
EDD5108AFTA, EDD5116AFTA
To issue non-read commands, tSNR has to be

Related parts for EDD5108AFTA_06