CN8330EPD CONEXANT [Conexant Systems, Inc], CN8330EPD Datasheet - Page 39

no-image

CN8330EPD

Manufacturer Part Number
CN8330EPD
Description
DS3/E3 Framer with 52 Mbps HDLC Controller
Manufacturer
CONEXANT [Conexant Systems, Inc]
Datasheet
CN8330
DS3/E3 Framer with 52 Mbps HDLC Controller
Figure 2-8. PPDL Transmitter Timing
100441E
TXBCK/TXGAPCK
TDAT[7:0]
SNDMSG
SNDFCS
TXCKI
Register high and the DisPPDL bit of the PPDL Control Register low. Operation
is controlled by the SNDMSG and SNDFCS pins. If no message is in progress,
idle flags (01111110) are continuously transmitted in the data payload. Setting
SNDMSG high initiates message transmission. Data bytes and control signals are
provided in response to the rising edge of the TXBCK/TXGAPCK pin and are
sampled internally after the falling edge. The data and controls should be held for
a full period. The LSB of the transmitted bytes is applied to TDAT[0] and the
MSB to TDAT[7]; transmission is LSB first. The transmitter performs automatic
zero stuffing for transparency and FCS calculation for the data. The message
must be an integral number of bytes in length. The FCS is 16 or 32 bits in length
depending on the setting of the 32-bit CRC Select bit [CRC32;CR05.2] in the
PPDL Control Register. If this bit is low, a 16-bit FCS is calculated with the
polynomial:
for four cycles of the transmit byte clock and the FCS is calculated with the
polynomial:
after the last data byte has been transmitted. An abort sequence may be
transmitted by setting SNDFCS high while SNDMSG is set low. Timing for the
transmit operation is shown in
HDLC mode is selected by setting the ParaEn bit of the Feature Control
If the CRC32 bit is high, a 32-bit FCS is calculated. SNDFCS must be high
The FCS is transmitted by setting both the SNDMSG and SNDFCS pins high
Data
x
32
+x
26
+x
Conexant
23
+x
22
Data
+x
16
Figure
+x
x
16
12
+x
+x
2-8.
12
11
+x
+x
5
10
+1
+x
8
+x
7
+x
2.0 Functional Description
5
+x
2.3 Transmitter Operation
4
+x
2
+x+1
2-17

Related parts for CN8330EPD